ADSP-BF537 Blackfin Processor Hardware Reference
11-3
Two Wire Interface Controller
External Interface
The TWI signals are dedicated to this interface, that is, they are not multi-
plexed with any other signals. These signals,
SDA
(serial data) and
SCL
(serial clock) are open drain and as such require pull up resistors.
Serial Clock signal (SCL)
In slave mode this signal is an input and an external master is responsible
for providing the clock.
Figure 11-1. TWI Block Diagram
PAB
16
TWI INTERFACE LOGIC
CLOCK
GENERATION
Tx REG
2-DEEP FIFO
2-DEEP FIFO
Rx REG
Tx SHIFT REG
Rx SHIFT REG
ARBITRATION
PRESCALER
ADDRESS
COMPARE
SCL
SDA
Summary of Contents for Blackfin ADSP-BF537
Page 42: ...Contents xlii ADSP BF537 Blackfin Processor Hardware Reference ...
Page 90: ...Development Tools 1 32 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 138: ...Programming Examples 4 26 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 340: ...SDC Programming Examples 6 84 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 606: ...Programming Examples 9 94 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 660: ...Programming Examples 10 54 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 720: ...Electrical Specifications 11 60 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 840: ...Programming Examples 13 42 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 876: ...Programming Examples 14 36 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 938: ...Programming Examples 15 62 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 958: ...Programming Examples 17 12 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 986: ...Programming Examples 18 28 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 1162: ...G 26 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 1218: ...Index I 56 ADSP BF537 Blackfin Processor Hardware Reference ...