ADSP-BF537 Blackfin Processor Hardware Reference
2-5
Chip Bus Hierarchy
shows the core processor and its interfaces to the peripherals
and external memory resources.
The core can generate up to three simultaneous off-core accesses per cycle.
The core bus structure between the processor and L1 memory runs at the
full core frequency and has data paths up to 64 bits.
Figure 2-2. Core Block Diagram
INT
RESET
VECTOR
ACK
CORE TIMER
CORE
EVENT
CONTROLLER
DEBUG AND JTAG INTERFACE
JTAG
DSP ID
(8 BITS)
SYSTEM CLOCK
AND POWER
MANAGEMENT
POWER AND
CLOCK
CONTROLLER
PERFORMANCE
MONITOR
MEMORY
MANAGEMENT
UNIT
L1 DATA
L1 INSTRUCTION
LD0
LD1
SD
DA0
DA1
IAB
IDB
CORE
EAB
PROCESSOR
DMA CORE BUS
(DCB)
PAB
32
32
32
32
32
32
64
Summary of Contents for Blackfin ADSP-BF537
Page 42: ...Contents xlii ADSP BF537 Blackfin Processor Hardware Reference ...
Page 90: ...Development Tools 1 32 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 138: ...Programming Examples 4 26 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 340: ...SDC Programming Examples 6 84 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 606: ...Programming Examples 9 94 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 660: ...Programming Examples 10 54 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 720: ...Electrical Specifications 11 60 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 840: ...Programming Examples 13 42 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 876: ...Programming Examples 14 36 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 938: ...Programming Examples 15 62 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 958: ...Programming Examples 17 12 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 986: ...Programming Examples 18 28 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 1162: ...G 26 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 1218: ...Index I 56 ADSP BF537 Blackfin Processor Hardware Reference ...