SDC Register Definitions
6-68
ADSP-BF537 Blackfin Processor Hardware Reference
Figure 6-17. SDRAM Memory Global Control Register
31 30
29 28
27 26
25 24
23 22
21 20
19
18 17 16
0
1
1
1
0
0
0
0
0
0
0
0
0
1
0
0
SDRAM Memory Global Control Register (EBIU_SDGCTL)
TWR[1:0]
PSM
PSSE
TRCD[2:1]
CDDBG
EBUFE
SRFS
Control disable during bus grant
0 - Continue driving SDRAM
controls during bus grant
1 - Three-state SDRAM controls
during bus grant
SDRAM timing for external buffering
of address and control
0 - External buffering timing disabled
1 - External buffering timing enabled
SDRAM self-refresh enable
0 - Disable self-refresh
1 - Enable self-refresh during inactivity
SDRAM t
RCD
in SCLK cycles
000 - Reserved
001-111 - 1 to 7 cycles
SDRAM t
WR
in SCLK cycles
00 - Reserved
01-11 - 1 to 3 cycles
SDRAM powerup sequence
0 - Precharge, 8 CBR refresh
cycles, mode register set
1 - Precharge, mode register
set, 8 CBR refresh cycles
SDRAM powerup sequence
start enable. Always reads 0
0 - No effect
1 - Enables SDRAM powerup
sequence on next SDRAM
access
Reset = 0xE008 8849
CL[1:0]
PASR[1:0]
SCTLE
TRAS[3:0]
TRP[2:0]
TRCD[0]
SDRAM t
RCD
in SCLK cycles
000 - Reserved
001-111 - 1 to 7 cycles
Enable CLKOUT, SRAS,
SCAS, SWE, SDQM[1:0]
0 - Disabled
1 - Enabled
SDRAM t
RP
in SCLK cycles
000 - No effect
001-111 - 1 to 7 cycles
SDRAM t
RAS
in SCLK cycles
0000 - No effect
0001-1111 - 1 to 15 cycles
SDRAM CAS latency
00–01 - Reserved
10 - 2 cycles
11 - 3 cycles
Partial array self-refresh in
extended mode register
00 - All 4 banks refreshed
01 - Int banks 0, 1 refreshed
10 - Int bank 0 only refreshed
11 - Reserved
FBBRW
Fast back-to-back read to write
0 - Disabled
1 - Enabled
EMREN
Extended mode register enable
0 - Disabled
1 - Enabled
TCSR
Temperature compensated self-refresh
value in extended mode register
0 - 45 degrees C
1 - 85 degrees C
PUPSD
Powerup start delay
0 - No extra delay added
before first Precharge
command
1 - Fifteen SCLK cycles of
delay before first
Precharge command
15 14
13 12
11 10
9
8
7
6
5
4
3
2
1
0
1
1
0
0
0
1
0
0
0
0
1
0
0
1
0
0
0xFFC0 0A10
Summary of Contents for Blackfin ADSP-BF537
Page 42: ...Contents xlii ADSP BF537 Blackfin Processor Hardware Reference ...
Page 90: ...Development Tools 1 32 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 138: ...Programming Examples 4 26 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 340: ...SDC Programming Examples 6 84 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 606: ...Programming Examples 9 94 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 660: ...Programming Examples 10 54 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 720: ...Electrical Specifications 11 60 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 840: ...Programming Examples 13 42 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 876: ...Programming Examples 14 36 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 938: ...Programming Examples 15 62 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 958: ...Programming Examples 17 12 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 986: ...Programming Examples 18 28 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 1162: ...G 26 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 1218: ...Index I 56 ADSP BF537 Blackfin Processor Hardware Reference ...