SPORT Registers
12-52
ADSP-BF537 Blackfin Processor Hardware Reference
SPORTx_TX
register on time. If the receiver can tolerate occasional
late frame sync pulses,
DITFS
should be cleared to prevent the
SPORT from transmitting old data twice or transmitting garbled
data if the processor is late in loading the
SPORTx_TX
register.
•
Low transmit frame sync select
. (
LTFS
). This bit selects an active
low
TFS
(if set) or active high
TFS
(if cleared).
•
Late transmit frame sync
. (
LATFS
). This bit configures late frame
syncs (if set) or early frame syncs (if cleared).
•
Clock drive/sample edge select
. (
TCKFE
). This bit selects which
edge of the
TCLKx
signal the SPORT uses for driving data, for driv-
ing internally generated frame syncs, and for sampling externally
generated frame syncs. If set, data and internally generated frame
syncs are driven on the falling edge, and externally generated frame
syncs are sampled on the rising edge. If cleared, data and internally
generated frame syncs are driven on the rising edge, and externally
generated frame syncs are sampled on the falling edge.
•
TxSec enable
. (
TXSE
). This bit enables the transmit secondary side
of the SPORT (if set).
•
Stereo serial enable
. (
TSFSE
). This bit enables the stereo serial oper-
ating mode of the SPORT (if set). By default this bit is cleared,
enabling normal clocking and frame sync.
•
Left/Right order
. (
TRFST
). If this bit is set, the right channel is
transmitted first in stereo serial operating mode. By default this bit
is cleared, and the left channel is transmitted first.
SPORTx_RCR1 and SPORTx_RCR2 Registers
The main control registers for the receive portion of each SPORT are the
receive configuration registers,
SPORTx_RCR1
and
SPORTx_RCR2
, shown in
and
.
Summary of Contents for Blackfin ADSP-BF537
Page 42: ...Contents xlii ADSP BF537 Blackfin Processor Hardware Reference ...
Page 90: ...Development Tools 1 32 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 138: ...Programming Examples 4 26 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 340: ...SDC Programming Examples 6 84 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 606: ...Programming Examples 9 94 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 660: ...Programming Examples 10 54 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 720: ...Electrical Specifications 11 60 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 840: ...Programming Examples 13 42 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 876: ...Programming Examples 14 36 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 938: ...Programming Examples 15 62 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 958: ...Programming Examples 17 12 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 986: ...Programming Examples 18 28 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 1162: ...G 26 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 1218: ...Index I 56 ADSP BF537 Blackfin Processor Hardware Reference ...