Reset and Powerup
19-6
ADSP-BF537 Blackfin Processor Hardware Reference
When L1 instruction memory is configured as cache, make sure the sys-
tem software reset sequence has been read into the cache.
After either the watchdog or system software reset is initiated, the proces-
sor ensures that all asynchronous peripherals have recognized and
completed a reset.
For a reset generated by the watchdog timer, the processors transitions
into the boot mode sequence. The boot mode is configured by the state of
the
BMODE
and the no boot on software reset control bits.
If the no boot on software reset bit in
SYSCR
is cleared, the reset sequence
is determined by the
BMODE
control bits.
Software Reset Register (SWRST)
A software reset can be initiated by setting bits [2:0] in the system soft-
ware reset field in the software reset register (
SWRST
). Bit 3 can be read to
determine whether the reset source was core double fault. A core double
fault reset resets both the core and the peripherals, excluding the RTC
block and most of the DPMC. Bit 15 indicates whether a software reset
has occurred since the last time
SWRST
was read. Bit 14 and bit 13, respec-
tively, indicate whether the software watchdog timer or a core double fault
has generated a software reset. Bits [15:13] are read-only and cleared when
the register is read. Bits [3:0] are read/write.
When the
BMODE
pins are not set to b#000 and the no boot on software
reset bit in
SYSCR
is set, the processor starts executing from the start of
on-chip L1 memory. In this configuration, the core begins fetching
instructions from the beginning of on-chip L1 memory.
When the
BMODE
pins are set to b#000 the core begins fetching instruc-
tions from address 0x2000 0000 (the beginning of async bank 0).
Summary of Contents for Blackfin ADSP-BF537
Page 42: ...Contents xlii ADSP BF537 Blackfin Processor Hardware Reference ...
Page 90: ...Development Tools 1 32 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 138: ...Programming Examples 4 26 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 340: ...SDC Programming Examples 6 84 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 606: ...Programming Examples 9 94 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 660: ...Programming Examples 10 54 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 720: ...Electrical Specifications 11 60 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 840: ...Programming Examples 13 42 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 876: ...Programming Examples 14 36 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 938: ...Programming Examples 15 62 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 958: ...Programming Examples 17 12 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 986: ...Programming Examples 18 28 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 1162: ...G 26 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 1218: ...Index I 56 ADSP BF537 Blackfin Processor Hardware Reference ...