PPI Registers
7-30
ADSP-BF537 Blackfin Processor Hardware Reference
The
FLD_SEL
bit is used primarily in the active field only ITU-R 656
mode. The
FLD_SEL
bit determines whether to transfer in only field 1 of
each video frame, or both fields 1 and 2. Thus, it allows a savings in DMA
bandwidth by transferring only every other field of active video.
The
PORT_CFG[1:0]
field is used to configure the operating mode of the
PPI. It operates in conjunction with the
PORT_DIR
bit, which sets the
direction of data transfer for the port. The
XFR_TYPE[1:0]
field is also
used to configure operating mode and is discussed below. See
for the possible operating modes for the PPI.
The
XFR_TYPE[1:0]
field configures the PPI for various modes of opera-
tion. Refer to
XFR_TYPE[1:0]
interacts
with other bits in
PPI_CONTROL
to determine the PPI operating mode.
The
PORT_EN
bit, when set, enables the PPI for operation.
L
Note that, when configured as an input port, the PPI does not start
data transfer after being enabled until the appropriate synchroniza-
tion signals are received. If configured as an output port, transfer
(including the appropriate synchronization signals) begins as soon
as the frame syncs (timer units) are enabled, so all frame syncs must
be configured before this happens. Refer to the section
Synchronization in GP Modes” on page 7-20
for more
information.
PPI_STATUS Register
The
PPI_STATUS
register, shown in
, contains bits that provide
information about the current operating state of the PPI.
The
ERR_DET
bit is a sticky bit that denotes whether or not an error was
detected in the ITU-R 656 control word preamble. The bit is valid only in
ITU-R 656 modes. If
ERR_DET = 1
, an error was detected in the preamble.
If
ERR_DET = 0
, no error was detected in the preamble.
Summary of Contents for Blackfin ADSP-BF537
Page 42: ...Contents xlii ADSP BF537 Blackfin Processor Hardware Reference ...
Page 90: ...Development Tools 1 32 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 138: ...Programming Examples 4 26 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 340: ...SDC Programming Examples 6 84 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 606: ...Programming Examples 9 94 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 660: ...Programming Examples 10 54 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 720: ...Electrical Specifications 11 60 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 840: ...Programming Examples 13 42 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 876: ...Programming Examples 14 36 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 938: ...Programming Examples 15 62 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 958: ...Programming Examples 17 12 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 986: ...Programming Examples 18 28 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 1162: ...G 26 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 1218: ...Index I 56 ADSP BF537 Blackfin Processor Hardware Reference ...