AMC Registers
6-22
ADSP-BF537 Blackfin Processor Hardware Reference
Figure 6-7. Asynchronous Memory Bank Control 0 Register
Asynchronous Memory Bank Control 0 Register (EBIU_AMBCTL0)
31 30
29 28
27 26
25 24
23 22
21 20
19
18 17 16
0
1
1
1
1
1
1
1
1
1
1
0
0
0
0
1
B1RDYPOL
B1TT[1:0]
B1ST[1:0]
B1RDYEN
B1HT[1:0]
B1RAT[3:0]
B1WAT[3:0]
Bank 1 write access time (number of
cycles AWE is held asserted)
0000 - Not supported
0001 to 1111 - 1 to 15 cycles
Bank 1 read access time (number of
cycles ARE is held asserted)
0000 - Not supported
0001 to 1111 - 1 to 15 cycles
Bank 1 hold time (number of cycles between AWE or
ARE deasserted, and AOE deasserted)
00 - 0 cycles
01 - 1 cycle
10 - 2 cycles
11 - 3 cycles
Bank 1 setup time (number of cycles after AOE
asserted, before AWE or ARE asserted)
00 - 4 cycles
01 - 1 cycle
10 - 2 cycles
11 - 3 cycles
Bank 1 memory transition time
(number of cycles inserted after a
read access to this bank, and
before a write access to this bank
or a read access to another bank)
00 - 4 cycles for bank transition
01 - 1 cycle for bank transition
10 - 2 cycles for bank transition
11 - 3 cycles for bank transition
Bank 1 ARDY polarity
0 - Transaction completes if
ARDY sampled low
1 - Transition completes if ARDY
sampled high
Bank 1 ARDY enable
0 - Ignore ARDY for accesses to
this memory bank
1 - After access time countdown,
use state of ARDY to deter-
mine completion of access
Reset = 0xFFC2 FFC2
15 14
13 12
11 10
9
8
7
6
5
4
3
2
1
0
0
1
1
1
1
1
1
1
1
1
1
0
0
0
0
1
B0RDYPOL
B0TT[1:0]
B0ST[1:0]
B0RDYEN
B0HT[1:0]
B0RAT[3:0]
B0WAT[3:0]
Bank 0 write access time (number of
cycles AWE is held asserted)
0000 - Not supported
0001 to 1111 - 1 to 15 cycles
Bank 0 read access time (number of
cycles ARE is held asserted)
0000 - Not supported
0001 to 1111 - 1 to 15 cycles
Bank 0 hold time (number of cycles between AWE or
ARE deasserted, and AOE deasserted)
00 - 0 cycles
01 - 1 cycle
10 - 2 cycles
11 - 3 cycles
Bank 0 setup time (number of cycles after AOE
asserted, before AWE or ARE asserted)
00 - 4 cycles
01 - 1 cycle
10 - 2 cycles
11 - 3 cycles
Bank 0 memory transition time
(number of cycles inserted after a
read access to this bank, and
before a write access to this bank
or a read access to another bank)
00 - 4 cycles for bank transition
01 - 1 cycle for bank transition
10 - 2 cycles for bank transition
11 - 3 cycles for bank transition
Bank 0 ARDY polarity
0 - Transaction completes if
ARDY sampled low
1 - Transition completes if ARDY
sampled high
Bank 0 ARDY enable
0 - Ignore ARDY for accesses to
this memory bank
1 - After access time countdown,
use state of ARDY to deter-
mine completion of access
0xFFC0 0A04
Summary of Contents for Blackfin ADSP-BF537
Page 42: ...Contents xlii ADSP BF537 Blackfin Processor Hardware Reference ...
Page 90: ...Development Tools 1 32 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 138: ...Programming Examples 4 26 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 340: ...SDC Programming Examples 6 84 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 606: ...Programming Examples 9 94 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 660: ...Programming Examples 10 54 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 720: ...Electrical Specifications 11 60 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 840: ...Programming Examples 13 42 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 876: ...Programming Examples 14 36 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 938: ...Programming Examples 15 62 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 958: ...Programming Examples 17 12 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 986: ...Programming Examples 18 28 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 1162: ...G 26 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 1218: ...Index I 56 ADSP BF537 Blackfin Processor Hardware Reference ...