
PRELIMINARY
S3C6400X RISC MICROPROCESSOR
MIPI HSI
28-21
Preliminary product information describe products that are in development,
for which full characterization data and associated errata are not yet available.
Specifications and information herein are subject to change without notice.
Address = BA 0x08
Bits
Name
Description
R/W
Reset Value
[31]
RxFIFO_clr
Break frame receiving timer setting value
R/W
0x0
[30:28] Reserved
Reserved bits
R
0x0
[27] RxFIFO_timer_e
n
RxFIFO timer enabler
R/W
0x0
[26:24] Reserved
Reserved bits
R
0x0
[23:0] RxFIFO_time RxFIFO
timer setting value
R/W
0xFFFFFF
Table 28-15 CONFIG1_REG register description
INTSRC_REG
INTSRC_REG is interrupt source panding register.
Address = BA 0x0C
Bits
Name
Description
R/W
Reset Value
[31:8] Reserved
Reserved bits
R
0x000000
[7]
Break_done
Received Break frame in Frame mode
(set ‘1’ for clearing)
R/W 0x0
[6]
Added_clock
Added clock input (set ‘1’ for clearing)
R/W
0x0
[5]
Missed_clock
Missed clock input interrupt (set ‘1’ for clearing)
R/W
0x0
[4]
RxACK_timeout
RxACK state timeout interrupt (set ‘1’ for clearing)
R/W
0x0
[3]
Brframe_err
Received data is not break frame.
(set ‘1’ for clearing)
R/W 0x0
[2]
RxDONE
Data receiving is Done.
(set ‘1’ for clearing)
R/W 0x0
[1] RxFIFO_timeout
RxFIFO
timeout but RxFIFO is not empty.
(set ‘1’ for clearing)
R/W 0x0
[0]
RxFIFO_full
RxFIFO full interrupt (set ‘1’ for clearing)
R/W
0x0
Table 28-16 INTSRC_REG register description