
PRELIMINARY
DISPLAY CONTROLLER
S3C6400X RISC MICROPROCESSOR
14-40
Preliminary product information describe products that are in development,
for which full characterization data and associated errata are not yet available.
Specifications and information herein are subject to change without notice.
VIDEO Time Control 2 Register
Register
Address
R/W
Description
Reset Value
VIDTCON2 0x77100018 R/W
Video
time control 2 register
0x0000_0000
VIDTCON2
Bit
Description
Initial state
LINEVAL
[21:11] These bits determine the vertical size of display
0
HOZVAL
[10:0]
These bits determine the horizontal size of display
0
Note.
HOZVAL = (Horizontal display size) -1, LINEVAL = (Vertical display size) –1
Window 0 Control Register
Register
Address
R/W
Description
Reset Value
WINCON0 0x77100020
R/W Window
0
control register
0x0000_0000
WINCON0
Bit
Description
Initial State
nWide/Narrow
[27:26] Select color space conversion equation from YCbCr to RGB
according to input value range. 2’00 for YCbCr Wide range and
2’11 for YCbCr Narrow range
- Wide Range : Y/Cb/Cr: 255-0
- Narrow Range : Y: 235-16 , Cb/Cr: 240-16
00
- [25:23]
Reserved
0
ENLOCAL
[22]
Select Data access method.
0: Dedicated DMA
1: Local Path from Postprocessor (POST Processor FIFO Out)
Note
. This register must be disable at the ENWIN_F disable state.
0
BUFSTATUS
[21]
Buffer Status (Read Only)
0 = buffer set 0 1 = buffer set 1
0
BUFSEL
[20]
Select Buffer set (0/1)
0 = buffer set 0 1 = buffer set 1
0
BUFAUTOEN
[19]
Double Buffer Auto control bit
0 = Fixed by BUFSEL, 1 = Automatically changed by H/W control
signal
0
BITSWP
[18]
Bit swap control bit.
0 = Swap Disable 1 = Swap Enable
0
BYTSWP
[17]
Byte swaps control bit.
0 = Swap Disable 1 = Swap Enable
0
HAWSWP
[16]
Half-Word swap control bit.
0 = Swap Disable 1 = Swap Enable
0
reserved
[15:14] Must be ‘0’
0