
PRELIMINARY
HSMMC CONTROLLER
S3C6400X RISC MICROPROCESSOR
27-56
Preliminary product information describe products that are in development,
for which full characterization data and associated errata are not yet available.
Specifications and information herein are subject to change without notice.
NORMAL INTERRUPT SIGNAL ENABLE REGISTER
This register is used to select which interrupt status is indicated to the Host System as the interrupt. These status
bits all share the same1 bit interrupt line. To enable interrupt generate set any of this bit to 1.
Register
Address
R/W
Description
Reset Value
NORINTSIGEN0 0x7C200038 R/W Normal
Interrupt Signal Enable Register
(Channel 0)
0x0
NORINTSIGEN1 0x7C300038 R/W Normal
Interrupt Signal Enable Register
(Channel 1)
0x0
NORINTSIGEN2 0x7C400038 R/W Normal
Interrupt Signal Enable Register
(Channel 2)
0x0
Name
Bit
Description
Initial Value
[15]
Fixed to 0
The Host Driver shall control error interrupts using the
Error Interrupt
Signal Enable
register
.
0
EnSigFIA3 [14]
FIFO SD Address Pointer Interrupt 3 Signal Enable
‘1’ = Enabled
‘0’ = Masked
0
EnSigFIA2 [13]
FIFO SD Address Pointer Interrupt 2 Signal Enable
‘1’ = Enabled
‘0’ = Masked
0
EnSigFIA1 [12]
FIFO SD Address Pointer Interrupt 1 Signal Enable
‘1’ = Enabled
‘0’ = Masked
0
EnSigFIA0 [11]
FIFO SD Address Pointer Interrupt 0 Signal Enable
‘1’ = Enabled
‘0’ = Masked
0
EnSigRWait [10]
Read Wait Interrupt Signal Enable
‘1’ = Enabled
‘0’ = Masked
0
EnSigCCS [9]
CCS Interrupt Signal Enable
Command Complete Singal Interrupt Status bit is for CE-ATA interface
mode.
‘1’ = Enabled
‘0’ = Masked
0
[8]
Card Interrupt Signal Enable
‘1’ = Enabled
‘0’ = Masked
0
[7]
Card Removal Signal Enable
‘1’ = Enabled
‘0’ = Masked
0
[6]
Card Insertion Signal Enable
‘1’ = Enabled
‘0’ = Masked
0