
PRELIMINARY
S3C6400X RISC MICROPROCESSOR
ONENAND CONTROLLER
7-21
Preliminary product information describe products that are in development,
for which full characterization data and associated errata are not yet available.
Specifications and information herein are subject to change without notice.
BLK_RW_CMP
[7]
The block read or writes transfer has been completed. This
interrupt relates to “verify read” and “pipeline read-ahead”
commands.
0
ERS_CMP
[6]
The erase operation has been completed. This interrupt is
automatically reset at the beginning of an erase operation.
0
PGM_CMP
[5]
The program operation has been completed. This interrupt is
automatically reset at the beginning of a program operation.
0
LOAD_CMP
[4]
The load operation has been completed.
0
ERS_FAIL
[3]
The erase operation was unsuccessful.
0
PGM_FAIL
[2]
The program operation was unsuccessful.
0
INT_TO [1]
Interrupt
time-out.
0
LD_FAIL_ECC_ERR
[0]
Dual purpose interrupt bit. The load operation was
unsuccessful or there was an ECC error.
0
Note:
When OneNAND Controller receives cold reset, it waits until the predefined time as COLD reset wait time
passes. After COLD reset wait cycles, it automatically generates read transactions to obtain memory dependent
information from OneNAND memory. After read transactions are done, RST_CMP bit becomes one.
INTERRUPT ERROR MASK REGISTER
Register
Address
R/W
Description
Reset Value
INT_ERR_MASK0
INT_ERR_MASK1
0x70100040
0x70180040
R/W Bank0 Interrupt Error Mask Register
0x0000
INT_ERR_MASKn
Bit
Description
Initial State
Reserved [31:14]
0
CACHE_OP_ERR [13]
RST_CMP [12]
RDY_ACT [11]
INT_ACT [10]
UNSUP_CMD [9]
LOCKED_BLK [8]
BLK_RW_CMP [7]
ERS_CMP [6]
PGM_CMP [5]
LOAD_CMP [4]
ERS_FAIL [3]
PGM_FAIL [2]
INT_TO [1]
LD_FAIL_ECC_ERR [0]
When a bit is set to zero, mask the interrupt correspond to the
bit in the INT_ERR_STAT register. When a bit is set to one,
allow the interrupt correspond to the bit in the INT_ERR_STAT
register.
Setting this bit to one allows the controller to issue this type of
interrupt. Set through software.
0