
PRELIMINARY
ONENAND CONTROLLER
S3C6400X RISC MICROPROCESSOR
7-20
Preliminary product information describe products that are in development,
for which full characterization data and associated errata are not yet available.
Specifications and information herein are subject to change without notice.
4: Supports SINGLE and INCR4.
8: Supports SINGLE and INCR4.
16: Supports SINGLE, INCR4 and INCR8.
Others: Reserved
MEMORY RESET REGISTER
Register
Address
R/W
Description
Reset Value
MEM_RESET0
MEM_RESET1
0x70100020
0x70180020
R/W Bank0 Memory Reset Register
0x0000
MEM_RESETn
Bit
Description
Initial State
Reserved [31:3]
0
RESET_CODE
[2:0]
Sets the reset code. This register will reset to 0x0 after the
reset sequence has been completed. This register is
controlled through software.
•
001 = Warm Reset.
•
010 = Core Reset.
•
011 = Hot Reset.
•
All other settings Reserved.
0
INTERRUPT ERROR STATUS REGISTER
Register
Address
R/W
Description
Reset Value
INT_ERR_STAT0
INT_ERR_STAT1
0x70100030
0x70180030
R/W Bank0 Interrupt Error Status Register
0x0000
INT_ERR_STATn
Bit
Description
Initial State
Reserved [31:14]
0
CACHE_OP_ERR
[13]
An error occurred during a cache read or write setup or
operation.
0
RST_CMP
[12]
The controller has completed its reset and initialization
process. Be sure to check whether this bit is one before
OneNAND access is executed.
0
RDY_ACT
[11]
The memory device’s RDY pin is actively transitioning.
0
INT_ACT
[10]
The memory device’s INT pin is actively transitioning.
0
UNSUP_CMD
[9]
An unsupported command was received. This interrupt is set
when an invalid command is received, or when a command
sequence is broken.
0
LOCKED_BLK
[8]
The address to program or erase is in a protected block.
0