
PRELIMINARY
S3C6400X RISC MICROPROCESSOR
MULTI-FORMAT VIDEO CODEC
21-50
Preliminary product information describe products that are in development,
for which full characterization data and associated errata are not yet available.
Specifications and information herein are subject to change without notice.
FIMV-MFC V1.0 Programming Model ( Special Function Register )
The FIMV-MFC V1.0 is communicated with a host processor through the APB bus interface. Table 21.4
illustrates the address map of the region that could be accessed via the APB.
Table 21.4. Internal Register Address Map
PADDR[11:9]
Module
Description
3’b000
Host interface of the BIT processor
3’b001 Macroblock
controller(sequencer)
3’b010
Coefficient memory interface
3’b011 Deblocking
filter
3’b100 Motion
estimation
3’b101 Inter-predictor
3’b110 VC-1
scaler
These registers cannot be accessed by a
host processor in normal operation.
3’b111
S/W RESET
Soft-ware reset module