
PRELIMINARY
S3C6400X RISC MICROPROCESSOR
MIPI HSI
28-7
Preliminary product information describe products that are in development,
for which full characterization data and associated errata are not yet available.
Specifications and information herein are subject to change without notice.
RX MODULE I/O LIST
Name
# bits
I/O
Function
APB Interface Signals (Rx)
PCLK
1
I
APB bus clock
PRESETn
1
I
APB bus reset
PADDR
3
I
APB bus address
PWRITE
1
I
APB bus write
PRDATA
32
O
APB bus read data
PWDATA
32
I
APB bus write data
PSEL
1
I
APB module select
PENABLE
1
I
APB bus trans. It must be connected “HTRANS_bus[1]”.
Interrupt & DMA Request Signals
INT_MIPI_RX
1
O
Interrupt request
DMAREQ_RX 1 O
DMA
request
DMAREQ_CLR
1
I
DMA request clearing signal from DMAC
SYSCON wakeup Signals (Rx)
MIPI_WAKEUP
1
O
Wake-up signal for SYSCON
wakeup_enn
1
O
Wake-up signal enable for FPC
MIPI HSI interface Signals (Rx)
RX_DATA
1
I
MIPI HSI data line
RX_FLAG
1
I
MIPI HSI flag line
RX_WAKE
1
I
MIPI HSI wake up line from the other side Tx
RX_READY
1
O
MIPI HSI ready line to the other side Tx
Scan Test mode
STMODE
1
I
Scan Test mode
Table 28-2 RX I/O Description
If DMA request enable bit at interrupt & DMA request mask register is ‘enable’ and DMA request threshold value
bits at configuration register0 is set(0x00~0x11), Rx module will request DMA operation when the number of data
in Rx FIFO is more than threshold value in configuration register0.