
PRELIMINARY
S3C6400
RISC MICROPROCESSOR
PRODUCT OVERVIEW
1-27
Preliminary product information describe products that are in development,
for which full characterization data and associated errata are not yet available.
Specifications and information herein are subject to change without notice.
XpcmFSYNC[1]
O IO O
IO I XpcmFSYNC[1]
Xi2sLRCK[1] X97SYNC
GPE[2]
XpcmSIN[1]
I I I IO I XpcmSIN[1] Xi2sDI[1]
X97SDI
GPE[3]
XpcmSOUT[1]
O
O O IO I XpcmSOUT[1]
Xi2sDO[1]
X97SDO
GPE[4]
Signal
I/O
Description
XpcmDCLK[0] O
PCM Serial Shift Clock
XpcmEXTCLK[0] I optional reference clock (divided internally to generate PCM timing and XpcmDCLK)
XpcmFSYNC[0] O PCM Sync indicating start of word
XpcmSIN[0] I
PCM Serial Data Input
XpcmSOUT[0] O
PCM Serial Data Output
XpcmDCLK[1] O
PCM Serial Shift Clock
XpcmEXTCLK[1] I optional reference clock (divided internally to generate PCM timing and XpcmDCLK)
XpcmFSYNC[1] O PCM Sync indicating start of word
XpcmSIN[1] I
PCM Serial Data Input
XpcmSOUT[1] O
PCM Serial Data Output
Xi2sLRCK[1:0] IO
IIS-bus channel select clock
Xi2sCDCLK[1:0] O IIS CODEC system clock
Xi2sCLK[1:0] IO
IIS-bus serial clock
Xi2sDI[1:0] I
IIS-bus serial data input
Xi2sDO[1:0] O
IIS-bus serial data output
X97BITCLK I
AC-Link bit clock(12.288MHz) from AC97 Codec to AC97 Controller
X97RESETn O
AC-link Reset to Codec
X97SYNC O
AC-link Frame Synchronization (Sampling Frequency 48Khz) from AC97 Controller
to AC97 Codec
X97SDI I
AC-link Serial Data input from AC97 Codec
X97SDO O
AC-link Serial Data output to AC97 Codec
ADDR_CF[2:0] O CF card address
EINT3[4:0] I
External Interrupt 3
•
USB Host
Signal
I/O
Description
XuhDN
IO
USB Data pin DATA(–) for USB 1.1 Host
XuhDP
IO
USB Data pin DATA(+) for USB 1.1 Host
•
USB OTG
Signal
I/O
Description
XusbDP
IO
USB Data pin DATA(+)