
PRELIMINARY
DMA
S3C6400 RISC MICROPROCESSOR
11-14
Preliminary product information describe products that are in development,
for which full characterization data and associated errata are not yet available.
Specifications and information herein are subject to change without notice.
Table 11-1 DMA register summary (continued)
Name
Type
Width
Description
Offset
Reset Value
DMACSoftBReq
R/W
16
This register allows DMA burst requests to be
generated by software.
0x020 0x0000
DMACSoftSReq
R/W
16
This register allows DMA single requests to be
generated by software.
0x024 0x0000
DMACSoftLBReq
R/W
16
This register allows DMA last burst requests to
be generated by software.
0x028 0x0000
DMACSoftLSReq
R/W
16
This register allows DMA last single requests to
be generated by software.
0x02C 0x0000
DMACConfiguration R/W
3
This
register is used to configure the DMA
controller.
0x030 0x000
DMACSync
R/W
16
This register enables or disables synchronization
logic for the DMA request signals.
0x034 0x0000
DMACC0SrcAddr
R/W
32
DMA channel 0 source address.
0x100 0x00000000
DMACC0DestAddr R/W
32
DMA
channel 0 destination address.
0x104 0x00000000
DMACC0LLI
R/W
32
DMA channel 0 linked list address.
0x108
0x00000000
DMACC0Control0 R/W
32
DMA
channel 0 control0.
0x10C
0x00000000
DMACC0Control1 R/W
32
DMA
channel 0 control1.
0x110
0x00000000
DMACC0Configuration R/W
19
DMA
channel
0 configuration register. 0x114
0x00000
DMACC1SrcAddr
R/W
32
DMA channel 1 source address.
0x120 0x00000000
DMACC1DestAddr R/W
32
DMA
channel 1 destination address.
0x124 0x00000000
DMACC1LLI
R/W
32
DMA channel 1 linked list address.
0x128
0x00000000
DMACC1Control0 R/W
32
DMA
channel 1 control0.
0x12C
0x00000000
DMACC1Control1 R/W
32
DMA
channel 1 control1.
0x130
0x00000000
DMACC1Configuration R/W
19
DMA
channel
1 configuration register. 0x134
0x00000
DMACC2SrcAddr
R/W
32
DMA channel 2 source address.
0x140 0x00000000
DMACC2DestAddr R/W
32
DMA
channel 2 destination address.
0x144 0x00000000
DMACC2LLI
R/W
32
DMA channel 2 linked list address.
0x148
0x00000000
DMACC2Control0 R/W
32
DMA
channel 2 control.
0x14C
0x00000000
DMACC2Control1 R/W
32
DMA
channel 2 control.
0x150
0x00000000
DMACC2Configuration R/W
19
DMA
channel
2 configuration register. 0x154
0x00000
DMACC3SrcAddr
R/W
32
DMA channel 3 source address.
0x160 0x00000000
DMACC3DestAddr R/W
32
DMA
channel 3 destination address.
0x164 0x00000000
DMACC3LLI
R/W
32
DMA channel 3 linked list address.
0x168
0x00000000
DMACC3Control0 R/W
32
DMA
channel 3 control0.
0x16C
0x00000000
DMACC3Control1 R/W
32
DMA
channel 3 control1.
0x170
0x00000000
DMACC3Configuration R/W
19
DMA
channel
3 configuration register. 0x174
0x00000