
PRELIMINARY
SECURITY SUB-SYSTEM
S3C6400X RISC MICROPROCESSOR
13-8
Preliminary product information describe products that are in development,
for which full characterization data and associated errata are not yet available.
Specifications and information herein are subject to change without notice.
DMA & INTERRUPT CONTROL MODULE
SECURITY SUB-SYSTEM DMA & INTERRUPT REGISTER
Register
Address
R/W
Description
Reset Value
DnI_Cfg
0x7D00_0000
R/W DMA and interrupt configuration Control & Status Reg.
0x0000_0000
DnI_Cfg
Bit
Description
Initial
State
WrPrivMismatch
[31]
SFR Write Access Privilege Mismatch Status bit. If set to ‘1’, SFR
Write Access Privilege Mismatch is occurred.
0b
RdPrivMismatch [30] SFR
Read
Access Privilege Mismatch Status bit. If set to ‘1’, SFR
Read Access Privilege Mismatch is occurred.
0b
Reserved [29:23]
Reserved
0x00
SHA_intr_Status [22] SHA-1/PRNG
interrupt status and peding bit. This is cleared when
read.
0b
DES_intr_Status
[21]
DES/3DES interrupt status and peding bit. This is cleared when read.
0b
AES_intr_Status
[20]
AES interrupt status and peding bit. This is cleared when read.
0b
Reserved [19:18]
Reserved
00b
FTx_intr_Status
[17]
FIFO-Tx interrupt status and peding bit. This is cleared when read.
0b
FRx_intr_Status
[16]
FIFO-Rx interrupt status and peding bit. This is cleared when read.
0b
Reserved [15]
Reserved
0b
SHA_intr_En
[14]
SHA-1/PRNG interrupt enabled when finished.
0b
DES_intr_En
[13]
DES/3DES interrupt enabled when finished.
0b
AES_intr_En
[12]
AES interrupt enabled when finished.
0b
Reserved [11:10]
Reserved
00b
FTx_intr_En
[9]
FIFO-Tx interrupt enabled when finished.
0b
FRx_intr_En
[8]
FIFO-Rx interrupt enabled when finished.
0b
TxTrgLevel
[7:5]
Tx side DMA trigger level setting.
000 = 1-word
001 = 4-word
010 = 8-word
011 = 12-word
100 = 16-word 101 = 20-word 110 = 24-word 111 = 28-word
000b
TxDmaEnb
[4]
Tx side DMA enable bit (1: enable)
0b
RxTrgLevel
[3:1]
Rx side DMA trigger level setting.
000 = 1-word
001 = 4-word
010 = 8-word
011 = 12-word
100 = 16-word 101 = 20-word 110 = 24-word 111 = 28-word
000b
RxDmaEnb
[0]
Rx side DMA enable bit (1: enable)
0b