
PRELIMINARY
MIPI HSI
S3C6400X RISC MICROPROCESSOR
28-6
Preliminary product information describe products that are in development,
for which full characterization data and associated errata are not yet available.
Specifications and information herein are subject to change without notice.
I/O DESCRIPTION
TX MODULE I/O LIST
Name
# bits
I/O
Function
APB Interface Signals (Tx)
PCLK
1
I
APB bus clock
PPRESETn
1
I
APB bus reset
PADDR
3
I
APB bus address
PWRITE
1
I
APB bus write
PRDATA
32
O
APB bus read data
PWDATA
32
I
APB bus write data
PSEL
1
I
APB module select
PENABLE
1
I
APB module enable
Interrupt & DMA Request Signals
INT_MIPI_TX
1
O
Interrupt request
DMAREQ_TX 1 O
DMA
request
DMAREQ_CLR
1
I
DMA request clearing signal from DMAC
MIPI HSI interface Signals (Tx)
TX_DATA
1
O
MIPI HSI data line
TX_FLAG
1
O
MIPI HSI flag line
TX_WAKE
1
O
MIPI HSI wake up line to the other side Rx
TX_READY
1
I
MIPI HSI ready line from the other side Rx
Table 28-1 Tx I/O Description
If DMA request enable bit at interrupt & DMA request mask register is ‘enable’, Tx module will request DMA
when FIFO is empty.