
PRELIMINARY
MIPI HSI
S3C6400X RISC MICROPROCESSOR
28-16
Preliminary product information describe products that are in development,
for which full characterization data and associated errata are not yet available.
Specifications and information herein are subject to change without notice.
Bits
Name
Description
R/W
Reset Value
[1]
Brframe_end
Break frame transfer–done in Frame mode
(set ‘1’ for clearing)
R/W 0x0
[0]
TxFIFO_empty
TxFIFO empty interrupt (set ‘1’ for clearing)
R/W
0x1
Table 28-8 INTSRC_REG register description
INTMSK_REG
INTMSK_REG is interrupt mask & DMA request enabler register.
Address = BA 0x10 (0x7E00_6010)
Bits
Name
Description
R/W
Reset Value
[31]
DMA_req_en
DMA request signal enable
0: enable 1: disable
R/W 0x1
[30:5] Reserved
Reserved bits
R
0x0000000
[4] TxH_timeout_ms
k
TxHOLD state timeout interrupt mask
0 : unmask 1 : mask
R/W 0x1
[3]
TxI_timeout_msk TxIDLE state timeout interrupt mask
0 : unmask 1 : mask
R/W 0x1
[2] TxR_timeout_ms
k
TxREQ state timeout interrupt mask
0 : unmask 1 : mask
R/W 0x1
[1] Brframe_end_ms
k
Break frame transfer–done mask (in Frame mode)
0 : unmask 1 : mask
R/W 0x1
[0] TxFIFO_empty_
msk
TxFIFO empty interrupt mask
0 : unmask 1 : mask
R/W 0x1
Table 28-9 INTMSK_REG register description
SWRST_REG
SWRST_REG is software reset.
Address = BA 0x14 (0x7E00_6014)