
PRELIMINARY
HSMMC CONTROLLER
S3C6400X RISC MICROPROCESSOR
27-58
Preliminary product information describe products that are in development,
for which full characterization data and associated errata are not yet available.
Specifications and information herein are subject to change without notice.
ERROR INTERRUPT SIGNAL ENABLE REGISTER
This register is used to select which interrupt status is notified to the Host System as the interrupt. These status
bits all share the same 1 bit interrupt line. To enable interrupt generate set any of this bit to 1.
Register
Address
R/W
Description
Reset Value
ERRINTSIGEN0 0x7C20003A R/W
Error Interrupt Signal Enable Register
(Channel 0)
0x0
ERRINTSIGEN1 0x7C30003A R/W
Error Interrupt Signal Enable Register
(Channel 1)
0x0
ERRINTSIGEN2 0x7C40003A R/W
Error Interrupt Signal Enable Register
(Channel 2)
0x0
Name
Bit
Description
Initial Value
[15:9]
Reserved
0
[8]
Auto CMD12 Error Signal Enable
‘1’ = Enabled
‘0’ = Masked
0
[7]
Current Limit Error Signal Enable
This function is not implemented in this version.
‘1’ = Enabled
‘0’ = Masked
0
[6]
Data End Bit Error Signal Enable
‘1’ = Enabled
‘0’ = Masked
0
[5]
Data CRC Error Signal Enable
‘1’ = Enabled
‘0’ = Masked
0
[4]
Data Timeout Error Signal Enable
‘1’ = Enabled
‘0’ = Masked
0
[3]
Command Index Error Signal Enable
‘1’ = Enabled
‘0’ = Masked
0
[2]
Command End Bit Error Signal Enable
‘1’ = Enabled
‘0’ = Masked
0
[1]
Command CRC Error Signal Enable
‘1’ = Enabled
‘0’ = Masked
0
[0]
Command Timeout Error Signal Enable
‘1’ = Enabled
‘0’ = Masked
0
Detailed documents are to be copied from SD Host Standard Specification.