ML620Q503/Q504 User's Manual
Chapter 5 Interrupts
FEUL620Q504 5–5
5.2.2 Interrupt Enable Register 01 (IE01)
Address: 0F010H
Access: R/W
Access size: 8/16 bits
Initial value: 0000H
7
6
5
4
3
2
1
0
IE0
–
–
–
–
–
–
–
–
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
IE1
EEXI7
EEXI6
EEXI5
EEXI4
EEXI3
EEXI2
EEXI1
EEXI0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value
0
0
0
0
0
0
0
0
IE01 is a special function register (SFR) used to control enable/disable for each interrupt request.
When an interrupt is accepted, the master interrupt enable flag (MIE) is set to "0", but the corresponding flag of
IE01 is not reset.
Description of Bits
•
EEXI0
(bit 8)
EEXI0 is the enable flag for the external interrupt 0 (EXI0INT).
EEXI0
Description
0
Disabled (initial value)
1
Enabled
•
EEXI1
(bit 9)
EEXI1 is the enable flag for the external interrupt 1 (EXI1INT).
EEXI1
Description
0
Disabled (initial value)
1
Enabled
•
EEXI2
(bit 10)
EEXI2 is the enable flag for the external interrupt 2 (EXI2INT).
EEXI2
Description
0
Disabled (initial value)
1
Enabled
•
EEXI3
(bit 11)
EEXI3 is the enable flag for the external interrupt 3 (EXI3INT).
EEXI3
Description
0
Disabled (initial value)
1
Enabled
Содержание LAPIS SEMICONDUCTOR ML620Q503
Страница 2: ...ML620Q503 Q504 User s Manual Issue Date Apr 16 2015 FEUL620Q504 01...
Страница 18: ...Chapter 1 Overview...
Страница 32: ...Chapter 2 CPU and Memory Space...
Страница 44: ...Chapter 3 Reset Function...
Страница 50: ...Chapter 4 Power Management...
Страница 70: ...Chapter 5 Interrupts...
Страница 134: ...Chapter 6 Clock Generation Circuit...
Страница 161: ...Chapter 7 Time Base Counter...
Страница 170: ...Chapter 8 Timers...
Страница 183: ...Chapter 9 Function Timer FTM...
Страница 231: ...Chapter 10 Watchdog Timer...
Страница 239: ...Chapter 11 Synchronous Serial Port SSIO...
Страница 251: ...Chapter 12 Synchronous Serial Port with FIFO SSIOF...
Страница 283: ...Chapter 13 UART...
Страница 303: ...Chapter 14 UART with FIFO UARTF...
Страница 327: ...Chapter 15 I2 C Bus Interface...
Страница 344: ...Chapter 16 Port XT...
Страница 350: ...Chapter 17 Port 0...
Страница 361: ...Chapter 18 Port 1...
Страница 368: ...Chapter 19 Port2...
Страница 379: ...Chapter 20 Port 3...
Страница 395: ...Chapter 21 Port 4...
Страница 410: ...Chapter 22 Port 5...
Страница 426: ...Chapter 23 Melody Driver...
Страница 439: ...Chapter 24 RC Oscillation type A D Converter RC ADC...
Страница 462: ...Chapter 25 Successive Approximation Type A D Converter SA ADC...
Страница 479: ...Chapter 26 Analog Comparator...
Страница 489: ...Chapter 27 Flash Memory Control...
Страница 505: ...Chapter 28 Voltage Level Supervisor VLS...
Страница 517: ...Chapter 29 LLD circuit...
Страница 519: ...Chapter 30 On Chip Debug Function...
Страница 522: ...Appendixes...
Страница 552: ...Revision History...