ML620Q503/Q504 User's Manual
Chapter 15 I
2
C Bus Interface
FEUL620Q504 15–1
15 I
2
C Bus Interface
15.1 General Description
The I
2
C bus interface operates as the master device of I
2
C bus and can communicate with the slave device.
This LSI includes two channels of I
2
C bus interface.
The I
2
C bus interface data I/O pin and the I
2
C bus interface clock I/O pin are assigned as the secondary function
of the ports 3, 4, and 5. For the ports 3, 4, and 5, see Chapter 20 “Port 3”, Chapter 21 “Port 4”, and Chapter 22
“Port 5”.
15.1.1 Features
•
Master function (Multi-master, stretch is not supported)
•
Communication speeds supported include standard mode (100kbps) and fast mode (400kbps).
•
7-bit address format (10-bit address can be supported)
15.1.2 Configuration
Figure 15-1 shows the configuration of the I
2
C bus interface.
I2CnRD
: I
2
C bus n receive data register
I2CnSA
: I
2
C bus n slave address register
I2CnTD
: I
2
C bus n transmit data register
I2CnCON
: I
2
C bus n control register
I2CnMOD
: I
2
C bus n mode register
I2CnSTAT : I
2
C bus n status register
Figure 15-1 Configuration of I
2
C Bus Interface
15.1.3 List of Pins
Pin name
I/O
Function
SDAn
I/O
I
2
C bus interface data I/O pin
SCLn
I/O
I
2
C bus interface clock I/O pin
Clock
Generator
Shift Register
Data bus
I2C0INT,
I2C1INT
I2CnMOD
OSCLK
I2CnTD
I2CnRD, I2CnSTAT
SCL
SDA
Controller
I2CnCON
SCL0(P31/P41/P51)
SCL1(P35/P45/P55)
SDA0(P30/P40/P50)
SDA1(P34/P44/P54)
I2CnSA
I2C
Controller
n = 0,1
Содержание LAPIS SEMICONDUCTOR ML620Q503
Страница 2: ...ML620Q503 Q504 User s Manual Issue Date Apr 16 2015 FEUL620Q504 01...
Страница 18: ...Chapter 1 Overview...
Страница 32: ...Chapter 2 CPU and Memory Space...
Страница 44: ...Chapter 3 Reset Function...
Страница 50: ...Chapter 4 Power Management...
Страница 70: ...Chapter 5 Interrupts...
Страница 134: ...Chapter 6 Clock Generation Circuit...
Страница 161: ...Chapter 7 Time Base Counter...
Страница 170: ...Chapter 8 Timers...
Страница 183: ...Chapter 9 Function Timer FTM...
Страница 231: ...Chapter 10 Watchdog Timer...
Страница 239: ...Chapter 11 Synchronous Serial Port SSIO...
Страница 251: ...Chapter 12 Synchronous Serial Port with FIFO SSIOF...
Страница 283: ...Chapter 13 UART...
Страница 303: ...Chapter 14 UART with FIFO UARTF...
Страница 327: ...Chapter 15 I2 C Bus Interface...
Страница 344: ...Chapter 16 Port XT...
Страница 350: ...Chapter 17 Port 0...
Страница 361: ...Chapter 18 Port 1...
Страница 368: ...Chapter 19 Port2...
Страница 379: ...Chapter 20 Port 3...
Страница 395: ...Chapter 21 Port 4...
Страница 410: ...Chapter 22 Port 5...
Страница 426: ...Chapter 23 Melody Driver...
Страница 439: ...Chapter 24 RC Oscillation type A D Converter RC ADC...
Страница 462: ...Chapter 25 Successive Approximation Type A D Converter SA ADC...
Страница 479: ...Chapter 26 Analog Comparator...
Страница 489: ...Chapter 27 Flash Memory Control...
Страница 505: ...Chapter 28 Voltage Level Supervisor VLS...
Страница 517: ...Chapter 29 LLD circuit...
Страница 519: ...Chapter 30 On Chip Debug Function...
Страница 522: ...Appendixes...
Страница 552: ...Revision History...