ML620Q503/Q504 User's Manual
Chapter 9 Function Timer(FTM)
FEUL620Q504 9–13
9.2.8 FTMn Control Register 1 (FTnCON1 : n=0,1,2,3)
Address: 0F40BH(FT0CON1), 0F42BH(FT1CON1), 0F44BH(FT2CON1), 0F46BH(FT3CON1)
Access: R/W
Access size: 8 bits
Initial value: 00H
7
6
5
4
3
2
1
0
FTnCON1
FTnSTAT
FTnFLGC
FTnFLGB
FTnFLGA
–
–
–
FTnUD
R/W
R
R
R
R
R/W
R/W
R/W
R/W
Initial value
0
0
0
0
0
0
0
0
FTnCON1 is a special function register (SFR) used to set the function of FTMn.
Description of Bits
•
FTnUD
(bit 0)
This bit is used to update FTnP, FTnEA, FtnEB and FTnDT of FTMn during operation. To update FTnP,
FTnEA, FtnEB and FTnDT, write "1" to this bit after setting these registers. Writing "1" transfers the
setting values to the internal buffer of FTnP, FTnEA, FtnEB and FTnDT at the same time. When the
transfer completes, this bit is cleared automatically.
FTnMD
FTnUD
Description
TIMER
CAPTURE
PWM1/2
0
Update completed (initial value)
1
Requesting update
[Note]
To write "1" to this bit (to update register value), do so after reading this bit and confirm that the
value is "0" (update is completed).
•
FTnFLGA
(bit 4)
Indicates the state of event timing A of FTMn.
FTnMD
FTnFLGA
Description
TIMER
PWM1/2
0
Counter value < Value of event register A (initial value)
1
Counter value
≥
Value of event register A
CAPTURE
0
Capture data not available
1
Capture data available. When FTnEA is read, it is cleared
•
FTnFLGB
(bit 5)
Indicates the state of event timing B of FTMn.
FTnMD
FTnFLGB
Description
TIMER
PWM1/2
0
Counter value < Value of event register B (initial value)
1
Counter value
≥
Value of event register B
CAPTURE
0
Capture data not available
1
Capture data available. When FTnEB is read, it is cleared
Содержание LAPIS SEMICONDUCTOR ML620Q503
Страница 2: ...ML620Q503 Q504 User s Manual Issue Date Apr 16 2015 FEUL620Q504 01...
Страница 18: ...Chapter 1 Overview...
Страница 32: ...Chapter 2 CPU and Memory Space...
Страница 44: ...Chapter 3 Reset Function...
Страница 50: ...Chapter 4 Power Management...
Страница 70: ...Chapter 5 Interrupts...
Страница 134: ...Chapter 6 Clock Generation Circuit...
Страница 161: ...Chapter 7 Time Base Counter...
Страница 170: ...Chapter 8 Timers...
Страница 183: ...Chapter 9 Function Timer FTM...
Страница 231: ...Chapter 10 Watchdog Timer...
Страница 239: ...Chapter 11 Synchronous Serial Port SSIO...
Страница 251: ...Chapter 12 Synchronous Serial Port with FIFO SSIOF...
Страница 283: ...Chapter 13 UART...
Страница 303: ...Chapter 14 UART with FIFO UARTF...
Страница 327: ...Chapter 15 I2 C Bus Interface...
Страница 344: ...Chapter 16 Port XT...
Страница 350: ...Chapter 17 Port 0...
Страница 361: ...Chapter 18 Port 1...
Страница 368: ...Chapter 19 Port2...
Страница 379: ...Chapter 20 Port 3...
Страница 395: ...Chapter 21 Port 4...
Страница 410: ...Chapter 22 Port 5...
Страница 426: ...Chapter 23 Melody Driver...
Страница 439: ...Chapter 24 RC Oscillation type A D Converter RC ADC...
Страница 462: ...Chapter 25 Successive Approximation Type A D Converter SA ADC...
Страница 479: ...Chapter 26 Analog Comparator...
Страница 489: ...Chapter 27 Flash Memory Control...
Страница 505: ...Chapter 28 Voltage Level Supervisor VLS...
Страница 517: ...Chapter 29 LLD circuit...
Страница 519: ...Chapter 30 On Chip Debug Function...
Страница 522: ...Appendixes...
Страница 552: ...Revision History...