ML620Q503/Q504 User's Manual
Chapter 4 Power Management
FEUL620Q504 4-4
4.2.3 Standby Control Register (SBYCON)
Address: 0F009H
Access: W
Access size: 8 bits
Initial value: 00H
7
6
5
4
3
2
1
0
SBYCON
–
–
–
–
HLTH
DHLT
STP
HLT
R/W
W
W
W
W
W
W
W
W
Initial value
0
0
0
0
0
0
0
0
SBYCON is a special function register (SFR) to control the operation mode of MCU.
Description of Bits
•
HLT
(bit 0)
The HLT bit is used for setting the HALT mode. When the HLT bit is set to “1”, the mode is changed to
the HALT mode. Writing “0” to the HLT bit does not change the mode to the HALT mode.
•
STP
(bit 1)
The STP bit is used for setting the STOP mode. When the STP bit is set to “1”, the mode is changed to
the STOP mode. Writing “0” to the STP bit does not change the mode to the STOP mode.
Writing to the STP bit should be performed when the stop code acceptor is enabled by using STPACP.
If writing to the STP bit is performed when the stop code acceptor is disabled, the writing becomes
invalid.
•
DHLT
(bit 2)
The DHLT bit is used for setting the DEEP-HALT mode. When the DHLT bit is set to “1”, the mode is
changed to the DEEP-HALT mode. Writing “0” to the DHLT bit does not change the mode to the
DEEP-HALT mode.
•
HLTH
(bit 3)
The HLTH bit is used for setting the HALT-H mode. When the HLTH bit is set to “1”, the high-speed
clock is stopped by the hardware and the mode is changed to the HALT-H mode. Writing “0” to the
HLTH bit does not change the mode to the HALT-H mode.
Plural these bits cannot be set to “1” at the same time.
[Note]
• When High speed oscillator is used and the mode switch to STOP, DEEP-HALT, or HALT-H mode ,
Frequency Status Register (FSTAT) HOSCS bit must be “0”.
• When Low speed oscillator is used and the mode switch to DEEP-HALT mode, Frequency Status Register
(FSTAT) LOSCS bit must be “0”.
•The mode is not changed to the STOP mode, HALT mode, or DEEP-HALT mode on the condition that any
interrupt enable flag and the corresponding interrupt request flag are both ”1” (for example, an interrupt
request occurs when the MIE flag is ”0”).
•When a maskable interrupt source (interrupt with enable bit) occurs while the MIE flag of the program status
word (PSW) in the nX-U16/100 core is “0”, the STOP mode, HALT mode, and DEEP-HALT mode are
simply released and interrupt processing is not performed. For details of PSW, see “nX-U16/100 Core
Instruction Manual”.
Содержание LAPIS SEMICONDUCTOR ML620Q503
Страница 2: ...ML620Q503 Q504 User s Manual Issue Date Apr 16 2015 FEUL620Q504 01...
Страница 18: ...Chapter 1 Overview...
Страница 32: ...Chapter 2 CPU and Memory Space...
Страница 44: ...Chapter 3 Reset Function...
Страница 50: ...Chapter 4 Power Management...
Страница 70: ...Chapter 5 Interrupts...
Страница 134: ...Chapter 6 Clock Generation Circuit...
Страница 161: ...Chapter 7 Time Base Counter...
Страница 170: ...Chapter 8 Timers...
Страница 183: ...Chapter 9 Function Timer FTM...
Страница 231: ...Chapter 10 Watchdog Timer...
Страница 239: ...Chapter 11 Synchronous Serial Port SSIO...
Страница 251: ...Chapter 12 Synchronous Serial Port with FIFO SSIOF...
Страница 283: ...Chapter 13 UART...
Страница 303: ...Chapter 14 UART with FIFO UARTF...
Страница 327: ...Chapter 15 I2 C Bus Interface...
Страница 344: ...Chapter 16 Port XT...
Страница 350: ...Chapter 17 Port 0...
Страница 361: ...Chapter 18 Port 1...
Страница 368: ...Chapter 19 Port2...
Страница 379: ...Chapter 20 Port 3...
Страница 395: ...Chapter 21 Port 4...
Страница 410: ...Chapter 22 Port 5...
Страница 426: ...Chapter 23 Melody Driver...
Страница 439: ...Chapter 24 RC Oscillation type A D Converter RC ADC...
Страница 462: ...Chapter 25 Successive Approximation Type A D Converter SA ADC...
Страница 479: ...Chapter 26 Analog Comparator...
Страница 489: ...Chapter 27 Flash Memory Control...
Страница 505: ...Chapter 28 Voltage Level Supervisor VLS...
Страница 517: ...Chapter 29 LLD circuit...
Страница 519: ...Chapter 30 On Chip Debug Function...
Страница 522: ...Appendixes...
Страница 552: ...Revision History...