ML620Q503/Q504 User's Manual
Chapter 4 Power Management
FEUL620Q504 4-17
4.3.2.3 Note on Return Operation from STOP/HALT/DEEP-HALT/HALT-H Mode
The operation of returning from the STOP, HALT, DEEP-HALT, or HALT-H mode varies according to the
interrupt level (ELEVEL) of the program status word (PSW), master interrupt enable flag (MIE), the contents of
the interrupt enable register (IE0 to IE3), and whether the interrupt is a non-maskable interrupt or a maskable
interrupt.
For details of PSW and the IE and IRQ registers, see “nX-U16/100 Core Instruction Manual” and Chapter 5,
“Interrupt”, respectively.
Table 4-1 and Table 4-2 show the return operations from the STOP/HALT/DEEP-HALT/HALT-H mode.
Table 4-1 Return Operation from STOP/HALT/DEEP-HALT/HALT-H Mode (Non-Maskable Interrupt)
ELEVEL
MIE
IEn.m
IRQn.m
Return operation from STOP/HALT/DEEP-HALT/HALT-H mode
*
*
-
0
Not returned from STOP/HALT/DEEP-HALT/HALT-H mode.
3
*
-
1
After the mode is returned from the STOP/HALT/DEEP-HALT/
HALT-H mode, the program operation restarts from the instruction
following the instruction that sets the STP/HLT/DEEP-HALT/HALT-H
bit to “1”. The program operation does not go to the interrupt routine.
0,1,2
*
-
1
After the mode is returned from the STOP/HALT/DEEP-HALT/
HALT-H mode, program operation restarts from the instruction
following the instruction that sets the STP/HLT/DEEP-HALT/HALT-H
bit to “1”, then goes to the interrupt routine.
Table 4-2 Return Operation from STOP/HALT/DEEP-HALT/HALT-H Mode (Maskable Interrupt)
ELEVEL
MIE
IEn.m
IRQn.m
Return operation from STOP/HALT/DEEP-HALT/HALT-H mode
*
*
*
0
Not returned from STOP/HALT/DEEP-HALT/HALT-H mode.
*
*
0
1
*
0
1
1
After the mode is returned from the
STOP/HALT/DEEP-HALT/HALT-H mode, the program operation
restarts from the instruction following the instruction that sets the
STP/HLT/DHLT/HLTH bit to “1”. The program operation does not go
to the interrupt routine.
2,3
1
1
1
0,1
1
1
1
After the mode is returned from the
STOP/HALT/DEEP-HALT/HALT-H mode, program operation restarts
from the instruction following the instruction that sets the
STP/HLT/DHLT/HLTH bit to “1”, then goes to the interrupt routine.
[Note]
•If the ELEVEL bit is 0H, it indicates that the CPU is performing neither non-maskable interrupt processing
nor maskable interrupt processing nor software interrupt processing.
•If the ELEVEL bit is 1H, it indicates that the CPU is performing maskable interrupt processing or software
interrupt processing. (ELEVEL is set during interrupt transition cycle.)
•If the ELEVEL bit is 2H, it indicates that the CPU is performing non-maskable interrupt processing.
(ELEVEL is set during interrupt transition cycle.)
•If the ELEVEL bit is 3H, it indicates that the CPU is performing interrupt processing specific to the emulator.
This setting is not allowed in normal applications.
Содержание LAPIS SEMICONDUCTOR ML620Q503
Страница 2: ...ML620Q503 Q504 User s Manual Issue Date Apr 16 2015 FEUL620Q504 01...
Страница 18: ...Chapter 1 Overview...
Страница 32: ...Chapter 2 CPU and Memory Space...
Страница 44: ...Chapter 3 Reset Function...
Страница 50: ...Chapter 4 Power Management...
Страница 70: ...Chapter 5 Interrupts...
Страница 134: ...Chapter 6 Clock Generation Circuit...
Страница 161: ...Chapter 7 Time Base Counter...
Страница 170: ...Chapter 8 Timers...
Страница 183: ...Chapter 9 Function Timer FTM...
Страница 231: ...Chapter 10 Watchdog Timer...
Страница 239: ...Chapter 11 Synchronous Serial Port SSIO...
Страница 251: ...Chapter 12 Synchronous Serial Port with FIFO SSIOF...
Страница 283: ...Chapter 13 UART...
Страница 303: ...Chapter 14 UART with FIFO UARTF...
Страница 327: ...Chapter 15 I2 C Bus Interface...
Страница 344: ...Chapter 16 Port XT...
Страница 350: ...Chapter 17 Port 0...
Страница 361: ...Chapter 18 Port 1...
Страница 368: ...Chapter 19 Port2...
Страница 379: ...Chapter 20 Port 3...
Страница 395: ...Chapter 21 Port 4...
Страница 410: ...Chapter 22 Port 5...
Страница 426: ...Chapter 23 Melody Driver...
Страница 439: ...Chapter 24 RC Oscillation type A D Converter RC ADC...
Страница 462: ...Chapter 25 Successive Approximation Type A D Converter SA ADC...
Страница 479: ...Chapter 26 Analog Comparator...
Страница 489: ...Chapter 27 Flash Memory Control...
Страница 505: ...Chapter 28 Voltage Level Supervisor VLS...
Страница 517: ...Chapter 29 LLD circuit...
Страница 519: ...Chapter 30 On Chip Debug Function...
Страница 522: ...Appendixes...
Страница 552: ...Revision History...