ML620Q503/Q504 User's Manual
Chapter 12 Synchronous Serial Port with FIFO
FEUL620Q504 12–6
12.2.3 SIOF0 Interrupt Control Register (SF0INTC)
Address: 0F782H
Access: R/W
Access size: 8/16 bits
Initial value: 0000H
7
6
5
4
3
2
1
0
SF0INTCL
–
–
–
SF0MFIE
SF0ORIE
SF0FIE
SF0RFIE
SF0TFIE
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
SF0INTCH
–
–
SF0RFIC1
SF0RFIC0
–
–
SF0TFIC1
SF0TFIC0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value
0
0
0
0
0
0
0
0
SF0INTC is a special function register (SFR) used to control the interrupt operation of the SSIOF.
Description of Bits
•
SF0TFIE
(bit 0)
SF0TFIE sets whether or not to enable the transmission interrupt of the SSIOF.
SF0TFIE
Description
0
Interrupt disabled (initial value)
1
Interrupt enabled
•
SF0RFIE
(bit 1)
SF0RFIE sets whether or not to enable the reception interrupt of the SSIOF.
SF0RFIE
Description
0
Interrupt disabled (initial value)
1
Interrupt enabled
•
SF0FIE
(bit 2)
SF0FIE sets whether or not to enable the transfer end interrupt.
SF0FIE
Description
0
Interrupt disabled (initial value)
1
Interrupt enabled
•
SF0ORIE
(bit 3)
SF0ORIE sets whether or not to enable the overrun error interrupt.
SF0ORIE
Description
0
Interrupt disabled (initial value)
1
Interrupt enabled
Содержание LAPIS SEMICONDUCTOR ML620Q503
Страница 2: ...ML620Q503 Q504 User s Manual Issue Date Apr 16 2015 FEUL620Q504 01...
Страница 18: ...Chapter 1 Overview...
Страница 32: ...Chapter 2 CPU and Memory Space...
Страница 44: ...Chapter 3 Reset Function...
Страница 50: ...Chapter 4 Power Management...
Страница 70: ...Chapter 5 Interrupts...
Страница 134: ...Chapter 6 Clock Generation Circuit...
Страница 161: ...Chapter 7 Time Base Counter...
Страница 170: ...Chapter 8 Timers...
Страница 183: ...Chapter 9 Function Timer FTM...
Страница 231: ...Chapter 10 Watchdog Timer...
Страница 239: ...Chapter 11 Synchronous Serial Port SSIO...
Страница 251: ...Chapter 12 Synchronous Serial Port with FIFO SSIOF...
Страница 283: ...Chapter 13 UART...
Страница 303: ...Chapter 14 UART with FIFO UARTF...
Страница 327: ...Chapter 15 I2 C Bus Interface...
Страница 344: ...Chapter 16 Port XT...
Страница 350: ...Chapter 17 Port 0...
Страница 361: ...Chapter 18 Port 1...
Страница 368: ...Chapter 19 Port2...
Страница 379: ...Chapter 20 Port 3...
Страница 395: ...Chapter 21 Port 4...
Страница 410: ...Chapter 22 Port 5...
Страница 426: ...Chapter 23 Melody Driver...
Страница 439: ...Chapter 24 RC Oscillation type A D Converter RC ADC...
Страница 462: ...Chapter 25 Successive Approximation Type A D Converter SA ADC...
Страница 479: ...Chapter 26 Analog Comparator...
Страница 489: ...Chapter 27 Flash Memory Control...
Страница 505: ...Chapter 28 Voltage Level Supervisor VLS...
Страница 517: ...Chapter 29 LLD circuit...
Страница 519: ...Chapter 30 On Chip Debug Function...
Страница 522: ...Appendixes...
Страница 552: ...Revision History...