ML620Q503/Q504 User’s Manual
Chapter 8 Timers
FEUL620Q504
8–7
•
TnDIV2-0
(bit 5 to 3),
TmDIV2-0
(bit 13 to 11)
TnDIV2-0(TmDIV2-0) bits are used for selecting dividing rate of operation clock .
The dividing rate is assigned by TM0CON
,
TM2CON
,
TM4CON
,
TM6CON at 16bit timer mode.
TnDIV2
TmDIV2
TnDIV1
TmDIV1
TnDIV0
TmDIV0
Description
0
0
0
Clock assigned by TnCS1 ~ TnCS0
(initial value)
0
0
1
Clock assigned by TnCS1 ~ TnCS0 divide by 2
0
1
0
Clock assigned by TnCS1 ~ TnCS0 divide by 4
0
1
1
Clock assigned by TnCS1 ~ TnCS0 divide by 8
1
0
0
Clock assigned by TnCS1 ~ TnCS0 divide by 16
1
0
1
Clock assigned by TnCS1 ~ TnCS0 divide by 32
1
1
0
Clock assigned by TnCS1 ~ TnCS0 divide by 64
1
1
1
No use
(
Assigned clock by TnCS1 ~ TnCS0
)
•
TnmM16
(bit 6)
The TnmM16 bit is used for selecting a 16-bit timer mode. TM0CON, TM2CON, TM4CON, and TM6CON has the
TnmM16 bit. When the TnmM16 is set to 1, two timers are connected and function as a 16bit timer. When the
TnmM16 bit is set to “0”, two each timers function 8bit timer.
TnmM16
Description
0
8-bit timer mode (initial value)
1
16-bit timer mode
The below table shows the TnmM16 bit of each timer control register, connect timer, interrupts which is used.
Timer control register
TnmM16 bit
Connect timer (H-L)
interrupt
TM0CON
T01M16
Timer1 – Timer0
Timer1
TM2CON
T23M16
Timer3 – Timer2
Timer3
TM4CON
T45M16
Timer5 – Timer4
Timer5
TM6CON
T67M16
Timer7 – Timer6
Timer7
•
TnOST
(bit 7), TmOST(bit 15)
The TnOST(TmOST) is used for selecting a normal timer mode or a one-shot timer mode. When the TnOST bit is set
to “1”, timer n is selected a one-shot timer mode.
In 16bit timer mode, Timer function mode is selected by TMnCON.
TnOST
TmOST
Description
0
normal timer mode (initial value)
1
one-shot timer mode
Содержание LAPIS SEMICONDUCTOR ML620Q503
Страница 2: ...ML620Q503 Q504 User s Manual Issue Date Apr 16 2015 FEUL620Q504 01...
Страница 18: ...Chapter 1 Overview...
Страница 32: ...Chapter 2 CPU and Memory Space...
Страница 44: ...Chapter 3 Reset Function...
Страница 50: ...Chapter 4 Power Management...
Страница 70: ...Chapter 5 Interrupts...
Страница 134: ...Chapter 6 Clock Generation Circuit...
Страница 161: ...Chapter 7 Time Base Counter...
Страница 170: ...Chapter 8 Timers...
Страница 183: ...Chapter 9 Function Timer FTM...
Страница 231: ...Chapter 10 Watchdog Timer...
Страница 239: ...Chapter 11 Synchronous Serial Port SSIO...
Страница 251: ...Chapter 12 Synchronous Serial Port with FIFO SSIOF...
Страница 283: ...Chapter 13 UART...
Страница 303: ...Chapter 14 UART with FIFO UARTF...
Страница 327: ...Chapter 15 I2 C Bus Interface...
Страница 344: ...Chapter 16 Port XT...
Страница 350: ...Chapter 17 Port 0...
Страница 361: ...Chapter 18 Port 1...
Страница 368: ...Chapter 19 Port2...
Страница 379: ...Chapter 20 Port 3...
Страница 395: ...Chapter 21 Port 4...
Страница 410: ...Chapter 22 Port 5...
Страница 426: ...Chapter 23 Melody Driver...
Страница 439: ...Chapter 24 RC Oscillation type A D Converter RC ADC...
Страница 462: ...Chapter 25 Successive Approximation Type A D Converter SA ADC...
Страница 479: ...Chapter 26 Analog Comparator...
Страница 489: ...Chapter 27 Flash Memory Control...
Страница 505: ...Chapter 28 Voltage Level Supervisor VLS...
Страница 517: ...Chapter 29 LLD circuit...
Страница 519: ...Chapter 30 On Chip Debug Function...
Страница 522: ...Appendixes...
Страница 552: ...Revision History...