ML620Q503/Q504 User's Manual
Chapter 12 Synchronous Serial Port with FIFO
FEUL620Q504 12–14
12.2.7 SIOF0 Status Clear Register (SF0SRC)
Address: 0F78AH
Access: W
Access size: 8/16 bits
Initial value: 0000H
7
6
5
4
3
2
1
0
SF0SRCL
–
–
SF0SPIFC
SF0MDFC
SF0ORFC
SF0FC
SF0RFC
SF0TFC
R/W
W
W
W
W
W
W
W
W
Initial value
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
SF0SRCH
SF0IRQ
–
–
–
–
–
–
SF0WOFC
R/W
W
W
W
W
W
W
W
W
Initial value
0
0
0
0
0
0
0
0
SF0SRC is a special function register (SFR) used to clear the data transfer state and error state of the SSIOF.
Description of Bits
•
SF0TFC
(bit 0)
SF0TFC clears the interrupt request of the transmission interrupt. The interrupt request is cleared by
writing "1". For the interrupt request, check on the SF0TFI bit of SF0SRR.
•
SF0RFC
(bit 1)
SF0RFC clears the interrupt request of the receiving interrupt. The interrupt request is cleared by writing
"1". For the interrupt request, check on the SF0RFI bit of SF0SRR.
•
SF0FC
(bit 2)
SF0FC clears the interrupt request of the transfer end interrupt. The interrupt request is cleared by
writing "1". For the interrupt request, check on the SF0FI bit of SF0SRR.
•
SF0ORFC
(bit 3)
SF0ORFC clears the interrupt request of the overrun error flag. The interrupt request is cleared by
writing "1". For the interrupt request, check on the SF0ORF bit of SF0SRR.
•
SF0MDFC
(bit 4)
SF0MDFC clears the interrupt request of the mode fault. The interrupt request is cleared by writing "1".
For the interrupt request, check on the SF0MDF bit of SF0SRR.
•
SF0SPIFC
(bit 5)
SF0SPIFC clears the SSIOF1 byte (word) transfer end. The transfer end flag (SF0SPIF) is cleared by
writing "1".
•
SF0WOFC
(bit 8)
SF0WOFC clears a write overflow. The write overflow flag (SF0WOF) is cleared by writing "1".
•
SF0IRQ
(bit 15)
When there is any unprocessed interrupt source, the interrupt request is issued again by writing "1".
Содержание LAPIS SEMICONDUCTOR ML620Q503
Страница 2: ...ML620Q503 Q504 User s Manual Issue Date Apr 16 2015 FEUL620Q504 01...
Страница 18: ...Chapter 1 Overview...
Страница 32: ...Chapter 2 CPU and Memory Space...
Страница 44: ...Chapter 3 Reset Function...
Страница 50: ...Chapter 4 Power Management...
Страница 70: ...Chapter 5 Interrupts...
Страница 134: ...Chapter 6 Clock Generation Circuit...
Страница 161: ...Chapter 7 Time Base Counter...
Страница 170: ...Chapter 8 Timers...
Страница 183: ...Chapter 9 Function Timer FTM...
Страница 231: ...Chapter 10 Watchdog Timer...
Страница 239: ...Chapter 11 Synchronous Serial Port SSIO...
Страница 251: ...Chapter 12 Synchronous Serial Port with FIFO SSIOF...
Страница 283: ...Chapter 13 UART...
Страница 303: ...Chapter 14 UART with FIFO UARTF...
Страница 327: ...Chapter 15 I2 C Bus Interface...
Страница 344: ...Chapter 16 Port XT...
Страница 350: ...Chapter 17 Port 0...
Страница 361: ...Chapter 18 Port 1...
Страница 368: ...Chapter 19 Port2...
Страница 379: ...Chapter 20 Port 3...
Страница 395: ...Chapter 21 Port 4...
Страница 410: ...Chapter 22 Port 5...
Страница 426: ...Chapter 23 Melody Driver...
Страница 439: ...Chapter 24 RC Oscillation type A D Converter RC ADC...
Страница 462: ...Chapter 25 Successive Approximation Type A D Converter SA ADC...
Страница 479: ...Chapter 26 Analog Comparator...
Страница 489: ...Chapter 27 Flash Memory Control...
Страница 505: ...Chapter 28 Voltage Level Supervisor VLS...
Страница 517: ...Chapter 29 LLD circuit...
Страница 519: ...Chapter 30 On Chip Debug Function...
Страница 522: ...Appendixes...
Страница 552: ...Revision History...