ML620Q503/Q504 User's Manual
Chapter 4 Power Management
FEUL620Q504 4-19
4.3.4 Block Control Function
This LSI has a block control function, which resets and completely turns operating circuits of unused peripherals
off to make even more reducing power consumption.
For each block control register without DLLD flag, the initial value of each flag is “0”, meaning the operation of
each block is enabled. When any flag is set to “1” (disable operation), the function of the applicable block is reset
(all registers are initialized) and the clock supply to such block stops. When this flag is set to “1”, the writing to
all registers in the applicable block becomes invalid. When using the function of the applicable block, ensure to
reset the applicable flag of this block control register to “0”, (enable operation).
BLKCON0 register: Controls (enables/disables) the circuit operation of timers 0 to 7.
BLKCON1 register: Controls (enables/disables) the circuit operation of multifunction timers 0 to 3.
BLKCON2 register: Controls (enables/disables) the circuit operation of I2C, UART and SSIO.
BLKCON3 register: Controls (enables/disables) the circuit operation of melody and analog comparator.
BLKCON4 register: Controls (enables/disables) the circuit operation of RC type A/D converter and successive
approximation type A/D converter.
BLKCON5 register: Controls (enables/disables) the circuit operation of power supply voltage level detection
(LLD, VLS).
[Note]
•When certain flag of block control registers are set to ”1”, corresponding peripherals are reset (all registers
are reset).
•See each chapter for detail about the operation of each block and relevant notes.
Содержание LAPIS SEMICONDUCTOR ML620Q503
Страница 2: ...ML620Q503 Q504 User s Manual Issue Date Apr 16 2015 FEUL620Q504 01...
Страница 18: ...Chapter 1 Overview...
Страница 32: ...Chapter 2 CPU and Memory Space...
Страница 44: ...Chapter 3 Reset Function...
Страница 50: ...Chapter 4 Power Management...
Страница 70: ...Chapter 5 Interrupts...
Страница 134: ...Chapter 6 Clock Generation Circuit...
Страница 161: ...Chapter 7 Time Base Counter...
Страница 170: ...Chapter 8 Timers...
Страница 183: ...Chapter 9 Function Timer FTM...
Страница 231: ...Chapter 10 Watchdog Timer...
Страница 239: ...Chapter 11 Synchronous Serial Port SSIO...
Страница 251: ...Chapter 12 Synchronous Serial Port with FIFO SSIOF...
Страница 283: ...Chapter 13 UART...
Страница 303: ...Chapter 14 UART with FIFO UARTF...
Страница 327: ...Chapter 15 I2 C Bus Interface...
Страница 344: ...Chapter 16 Port XT...
Страница 350: ...Chapter 17 Port 0...
Страница 361: ...Chapter 18 Port 1...
Страница 368: ...Chapter 19 Port2...
Страница 379: ...Chapter 20 Port 3...
Страница 395: ...Chapter 21 Port 4...
Страница 410: ...Chapter 22 Port 5...
Страница 426: ...Chapter 23 Melody Driver...
Страница 439: ...Chapter 24 RC Oscillation type A D Converter RC ADC...
Страница 462: ...Chapter 25 Successive Approximation Type A D Converter SA ADC...
Страница 479: ...Chapter 26 Analog Comparator...
Страница 489: ...Chapter 27 Flash Memory Control...
Страница 505: ...Chapter 28 Voltage Level Supervisor VLS...
Страница 517: ...Chapter 29 LLD circuit...
Страница 519: ...Chapter 30 On Chip Debug Function...
Страница 522: ...Appendixes...
Страница 552: ...Revision History...