ML620Q503/Q504 User's Manual
Chapter 11 Synchronous Serial Port (SSIO)
FEUL620Q504 11–6
•
S0CK2-0
(bits 10 to 8)
The S0CK2-0 bits are used to select the transfer clock of the synchronous serial port. When the internal clock is
selected, this LSI is set to master mode and when the external clock is selected, it is set to slave mode.
S0CK2
S0CK1
S0CK0
Description
0
0
0
1/1 LSCLK (initial value)
0
0
1
1/2 LSCLK
0
1
0
1/4 OSCLK
0
1
1
1/8 OSCLK
1
0
0
1/16 OSCLK
1
0
1
1/32 OSCLK
1
1
0
External clock 0 (SCK0)
1
1
1
reserved
•
S0CKT
(bit 12)
The S0CKT bit is used to select a transfer clock output phase.
S0CKT
Description
0
Clock type 0: Clock is output with a “H” level being the default. (Initial
value)
1
Clock type 1: Clock is output with a “L” level being the default.
•
S0NEG
(bit 13)
The S0NEG bit is used to select the positive or negative logic of the transfer clock output.
S0NEG
Description
0
Positive logic (Initial value)
1
Negative logic
[Note]
•
Do not change any of the SIO0MOD register settings during transmission/reception.
•
SCK0 Max clock input frequency is 1/4 of SYSCLK or 2MHz at slave mode.
•
SCK0 Max clock output frequency is 2MHz if using P02 as SCK0 in master mode.
Содержание LAPIS SEMICONDUCTOR ML620Q503
Страница 2: ...ML620Q503 Q504 User s Manual Issue Date Apr 16 2015 FEUL620Q504 01...
Страница 18: ...Chapter 1 Overview...
Страница 32: ...Chapter 2 CPU and Memory Space...
Страница 44: ...Chapter 3 Reset Function...
Страница 50: ...Chapter 4 Power Management...
Страница 70: ...Chapter 5 Interrupts...
Страница 134: ...Chapter 6 Clock Generation Circuit...
Страница 161: ...Chapter 7 Time Base Counter...
Страница 170: ...Chapter 8 Timers...
Страница 183: ...Chapter 9 Function Timer FTM...
Страница 231: ...Chapter 10 Watchdog Timer...
Страница 239: ...Chapter 11 Synchronous Serial Port SSIO...
Страница 251: ...Chapter 12 Synchronous Serial Port with FIFO SSIOF...
Страница 283: ...Chapter 13 UART...
Страница 303: ...Chapter 14 UART with FIFO UARTF...
Страница 327: ...Chapter 15 I2 C Bus Interface...
Страница 344: ...Chapter 16 Port XT...
Страница 350: ...Chapter 17 Port 0...
Страница 361: ...Chapter 18 Port 1...
Страница 368: ...Chapter 19 Port2...
Страница 379: ...Chapter 20 Port 3...
Страница 395: ...Chapter 21 Port 4...
Страница 410: ...Chapter 22 Port 5...
Страница 426: ...Chapter 23 Melody Driver...
Страница 439: ...Chapter 24 RC Oscillation type A D Converter RC ADC...
Страница 462: ...Chapter 25 Successive Approximation Type A D Converter SA ADC...
Страница 479: ...Chapter 26 Analog Comparator...
Страница 489: ...Chapter 27 Flash Memory Control...
Страница 505: ...Chapter 28 Voltage Level Supervisor VLS...
Страница 517: ...Chapter 29 LLD circuit...
Страница 519: ...Chapter 30 On Chip Debug Function...
Страница 522: ...Appendixes...
Страница 552: ...Revision History...