ML620Q503/Q504 User's Manual
Chapter 5 Interrupts
FEUL620Q504 5–27
5.2.12 Interrupt Level Control Register 1 (ILC1)
Address: 0F024H
Access: R/W
Access size: 8/16 bits
Initial value: 0000H
7
6
5
4
3
2
1
0
ILC1L
L1EXI3
L0EXI3
L1EXI2
L0EXI2
L1EXI1
L0EXI1
L1EXI0
L0EXI0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
ILC1H
L1EXI7
L0EXI7
L1EXI6
L0EXI6
L1EXI5
L0EXI5
L1EXI4
L0EXI4
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value
0
0
0
0
0
0
0
0
The interrupt level control register 1 is a special function register (SFR) used to set the level of the interrupt
source enabled by IE1.
Write access to this register is possible only when the interrupt level control is enabled by the ILEN register.
Level 1 to 4 can be set for each interrupt source. The register which has the higher level is given the higher
priority.
Description of Bits
•
L1-0EXI0
(bits 1 to 0)
L1-0EXI0 set the level of the external interrupt 0 (EXI0INT).
L1EXI0
L0EXI0
Description
0
0
Level 1 (initial value)
0
1
Level 2
1
0
Level 3
1
1
Level 4
•
L1-0EXI1
(bits 3 to 2)
L1-0EXI1 set the level of the external interrupt 1 (EXI1INT).
L1EXI1
L0EXI1
Description
0
0
Level 1 (initial value)
0
1
Level 2
1
0
Level 3
1
1
Level 4
•
L1-0EXI2
(bits 5 to 4)
L1-0EXI2 set the level of the external interrupt 2 (EXI2INT).
L1EXI2
L0EXI2
Description
0
0
Level 1 (initial value)
0
1
Level 2
1
0
Level 3
1
1
Level 4
Содержание LAPIS SEMICONDUCTOR ML620Q503
Страница 2: ...ML620Q503 Q504 User s Manual Issue Date Apr 16 2015 FEUL620Q504 01...
Страница 18: ...Chapter 1 Overview...
Страница 32: ...Chapter 2 CPU and Memory Space...
Страница 44: ...Chapter 3 Reset Function...
Страница 50: ...Chapter 4 Power Management...
Страница 70: ...Chapter 5 Interrupts...
Страница 134: ...Chapter 6 Clock Generation Circuit...
Страница 161: ...Chapter 7 Time Base Counter...
Страница 170: ...Chapter 8 Timers...
Страница 183: ...Chapter 9 Function Timer FTM...
Страница 231: ...Chapter 10 Watchdog Timer...
Страница 239: ...Chapter 11 Synchronous Serial Port SSIO...
Страница 251: ...Chapter 12 Synchronous Serial Port with FIFO SSIOF...
Страница 283: ...Chapter 13 UART...
Страница 303: ...Chapter 14 UART with FIFO UARTF...
Страница 327: ...Chapter 15 I2 C Bus Interface...
Страница 344: ...Chapter 16 Port XT...
Страница 350: ...Chapter 17 Port 0...
Страница 361: ...Chapter 18 Port 1...
Страница 368: ...Chapter 19 Port2...
Страница 379: ...Chapter 20 Port 3...
Страница 395: ...Chapter 21 Port 4...
Страница 410: ...Chapter 22 Port 5...
Страница 426: ...Chapter 23 Melody Driver...
Страница 439: ...Chapter 24 RC Oscillation type A D Converter RC ADC...
Страница 462: ...Chapter 25 Successive Approximation Type A D Converter SA ADC...
Страница 479: ...Chapter 26 Analog Comparator...
Страница 489: ...Chapter 27 Flash Memory Control...
Страница 505: ...Chapter 28 Voltage Level Supervisor VLS...
Страница 517: ...Chapter 29 LLD circuit...
Страница 519: ...Chapter 30 On Chip Debug Function...
Страница 522: ...Appendixes...
Страница 552: ...Revision History...