ML620Q503/Q504 User’s Manual
Chapter 8 Timers
FEUL620Q504
8–11
8.3 Description of operation
8.3.1 Normal timer mode operation
When the TnRUN bit of timer n register0(TMSTR0) are set to 1, The timer counters(TMnC) is in operation
state(TnSTAT =”1”) by the first falling edge of the timer clock(TnCK) that are selected by the Timer control
register(TMnCON), and start count up by the second falling edge.
When the count value of TMnC coincide with the timer data register (TMnD), timer interrupt (TMnINT) occurs
on the next falling edge of timer clock, at same time TMnC are reset to “00H” and continues incremental count.
When the TnSTP bits are set to “1”, TMnC stop a count after one fall count of the timer clock (TnCK) , and
TnSTAT bit of timer status register 0(TMSTAT0) becomes “0”.
When the TnRUN bits are set to “1” again, TMn restart an incremental count from the previous values. To
initialize TMnC to “00H”, perform write operation in TMnC.
The timer interrupt period (T
TMI
) is expressed by the following equation.
T
TMI
=
TMnD + 1
(n=0
~
7)
TnCK (Hz)
TMnD:
Timer 0 to 7 data register (TMnD) setting value (01H to 0FFH)
TnCK: Clock frequency selected by the Timer 0 to 7 control register 0 (TMnCON)
After TnRUN bit are set to "1", timer counter are synchronized by the timer clock and counting starts so that an
error of a maximum of 1 clock period occurs until the first timer interrupt. The timer interrupt periods from the
second time are constant.
Figure 8-2 shows the normal timer mode operation timing diagram of Timer 0 to 7
Figure 8-2
Normal Timer Mode Operation Timing Diagram of Timer 0 to 7
[Note]
Count stop and Timer interrupt may occur at same time because Counter stop operation is performed
synchronizing with count operation.
TMnC
XX
00
88
TMnD
TMnINT
TnSTAT
Write TMnC
TnCK
TnRUN
01
02
87
88
00
62
5F
60
61
01
88
88
(n=0 to 7)
T
TMI
TnSTP
T
TMI
Содержание LAPIS SEMICONDUCTOR ML620Q503
Страница 2: ...ML620Q503 Q504 User s Manual Issue Date Apr 16 2015 FEUL620Q504 01...
Страница 18: ...Chapter 1 Overview...
Страница 32: ...Chapter 2 CPU and Memory Space...
Страница 44: ...Chapter 3 Reset Function...
Страница 50: ...Chapter 4 Power Management...
Страница 70: ...Chapter 5 Interrupts...
Страница 134: ...Chapter 6 Clock Generation Circuit...
Страница 161: ...Chapter 7 Time Base Counter...
Страница 170: ...Chapter 8 Timers...
Страница 183: ...Chapter 9 Function Timer FTM...
Страница 231: ...Chapter 10 Watchdog Timer...
Страница 239: ...Chapter 11 Synchronous Serial Port SSIO...
Страница 251: ...Chapter 12 Synchronous Serial Port with FIFO SSIOF...
Страница 283: ...Chapter 13 UART...
Страница 303: ...Chapter 14 UART with FIFO UARTF...
Страница 327: ...Chapter 15 I2 C Bus Interface...
Страница 344: ...Chapter 16 Port XT...
Страница 350: ...Chapter 17 Port 0...
Страница 361: ...Chapter 18 Port 1...
Страница 368: ...Chapter 19 Port2...
Страница 379: ...Chapter 20 Port 3...
Страница 395: ...Chapter 21 Port 4...
Страница 410: ...Chapter 22 Port 5...
Страница 426: ...Chapter 23 Melody Driver...
Страница 439: ...Chapter 24 RC Oscillation type A D Converter RC ADC...
Страница 462: ...Chapter 25 Successive Approximation Type A D Converter SA ADC...
Страница 479: ...Chapter 26 Analog Comparator...
Страница 489: ...Chapter 27 Flash Memory Control...
Страница 505: ...Chapter 28 Voltage Level Supervisor VLS...
Страница 517: ...Chapter 29 LLD circuit...
Страница 519: ...Chapter 30 On Chip Debug Function...
Страница 522: ...Appendixes...
Страница 552: ...Revision History...