LSI Logic Confidential
A-5
Copyright © 2001, 2002 by LSI Logic Corporation. All rights reserved.
UART1 Line Control Register (UART1_LCR)
UART1 Line Status Register (UART1_LSR)
UART1 Modem Control Register (UART1_MCR)
UART1 Modem Status Register (UART1_MSR)
UART1 Receive Buffer / Transmit Holding / Divisor Latch LSB Register
(UART1_RBR0_THR0_DLL1)
UART1 Scratch Pad Register (UART1_SPR)
UART2 DMA Receive Address Pointer1 Register
(UART2_RX_ADDR_PTR1_ADDR)
UART2 DMA Receive Address Pointer2 Register
(UART2_RX_ADDR_PTR2_ADDR)
UART2 DMA Receive Address Pointer3 Register
(UART2_RX_ADDR_PTR3_ADDR)
UART2 DMA Receive Address Pointer4
(UART2_RX_ADDR_PTR4_ADDR)
UART2 DMA Receive Control Register
(UART2_RX_CONTROL_REG_ADDR)
UART2 DMA Receive Status Register
(UART2_RX_STATUS_REG_ADDR)
UART2 DMA Transmit Address Pointer1 Register
(UART2_TX_ADDR_PTR1_ADDR)
UART2 DMA Transmit Address Pointer2 Register
(UART2_TX_ADDR_PTR2_ADDR)
UART2 DMA Transmit Address Pointer3 Register
(UART2_TX_ADDR_PTR3_ADDR)
UART2 DMA Transmit Address Pointer4 Register
(UART2_TX_ADDR_PTR4_ADDR)
UART2 DMA Transmit Control Register
(UART2_TX_CONTROL_REG_ADDR)
UART2 DMA Transmit Status Register
(UART2_TX_STATUS_REG_ADDR)
UART2 External Clock / Prescaler Register (UART2_PRESCALER)
UART2 Hardware Flow Control Register (UART2_HW_FLOW_CTRL)
UART2 Hardware Flow Control Register (UART2_HW_FLOW_CTRL)
UART2 Interrupt Enable Register / Divisor Latch MSB Register
(UART2_IER0_DLM1)
UART2 Interrupt Identification / FIFO Control Register (UART2_IIR_FCR) 15-85
UART2 Line Control Register (UART2_LCR)
UART2 Line Status Register (UART2_LSR)
UART2 Modem Control Register (UART2_MCR)
UART2 Modem Control Register (UART2_MCR)
UART2 Modem Status Register (UART2_MSR)
UART2 Modem Status Register (UART2_MSR)
UART2 Receive Buffer / Transmit Holding / Divisor Latch LSB Register
(UART2_RBR0_THR0_DLL1)