LSI Logic Confidential
17-4
JTAG Boundary Scan
Copyright © 2001, 2002 by LSI Logic Corporation. All rights reserved.
23
N4
ATAPI_DATA[5]
[IN/OUT]
24
–
Control
[CTRL]
25
N3
ATAPI_DATA[9]
[IN/OUT]
26
–
Control
[CTRL]
27
N2
ATAPI_DATA[6]
[IN/OUT]
28
–
Control
[CTRL]
29
N1
ATAPI_DATA[7]
[IN/OUT]
30
–
Control
[CTRL]
31
M4
ATAPI_DATA[8]
[IN/OUT]
32
–
DUMMY
[N/A]
33
–
DUMMY
[N/A]
34
–
DUMMY
[N/A]
35
–
DUMMY
[N/A]
36
–
DUMMY
[N/A]
37
–
DUMMY
[N/A]
38
–
DUMMY
[N/A]
39
–
DUMMY
[N/A]
40
–
DUMMY
[N/A]
41
–
DUMMY
[N/A]
42
–
DUMMY
[N/A]
43
–
DUMMY
[N/A]
44
–
DUMMY
[N/A]
45
–
DUMMY
[N/A]
46
–
DUMMY
[N/A]
47
–
DUMMY
[N/A]
Table 17.2
Boundary Scan Chain Cells (Cont.)
Cell
Pin
Name
Type