LSI Logic Confidential
Pin Description
18-57
Copyright © 2001, 2002 by LSI Logic Corporation. All rights reserved.
K16
VSS_2.5
2.5/3.3
–
K17
SDRAM_DQ[18]
2.5/3.3
I/O
K18
SDRAM_DQ[17]
2.5/3.3
I/O
K19
SDRAM_DQ[16]
2.5/3.3
I/O
K20
SDRAM_DQM[2]
2.5/3.3
O
L1
BIO_PHY_CLK
3.3
I
L2
BIO_PHY_CTL[1]
3.3
I/O
L3
BIO_PHY_DATA[1]
3.3
I/O
L4
BIO_LPS
3.3
O
L5
VDD_3.3
3.3
–
L8
VSS
GROUND
–
L9
VSS
GROUND
–
L10
VSS
GROUND
–
L11
VSS
GROUND
–
L12
VSS
GROUND
–
L13
VSS
GROUND
–
L16
VDD_2.5
2.5/3.3
–
L17
SDRAM_DQM[1]
2.5/3.3
O
L18
SDRAM_DQ[8]
2.5/3.3
I/O
L19
SDRAM_DQ[11]
2.5/3.3
I/O
L20
SDRAM_DQ[13]
2.5/3.3
I/O
M1
BIO_LREQ
3.3
O
M2
BIO_PHY_DATA[3]
3.3
I/O
M3
BIO_PHY_DATA[2]
3.3
I/O
M4
ATAPI_DATA[8]
SBP_DATA[0]
3.3/5
I/O
Table 18.34 DMN-8600 Pin List (Cont.)
Number
Pin Name
Voltage
1
I/O Type