LSI Logic Confidential
17-16
JTAG Boundary Scan
Copyright © 2001, 2002 by LSI Logic Corporation. All rights reserved.
323
F17
SDRAM_A[11]
[OUT]
324
–
Control
[CTRL]
325
E18
SDRAM_A[13]
[OUT]
326
–
Control
[CTRL]
327
D19
SDRAM_A[9]
[OUT]
328
–
Control
[CTRL]
329
C20
SDRAM_A[14]
[OUT]
330
–
Control
[CTRL]
331
D20
SDRAM_DQ[24]
[IN/OUT]
332
–
Control
[CTRL]
333
E19
SDRAM_DQ[25]
[IN/OUT]
334
–
Control
[CTRL]
335
F18
SDRAM_DQ[26]
[IN/OUT]
336
–
Control
[CTRL]
337
G17
SDRAM_DQ[27]
[IN/OUT]
338
–
Control
[CTRL]
339
E20
SDRAM_DQS[3]
[IN/OUT]
340
–
Control
[CTRL]
341
F19
SDRAM_DQ[30]
[IN/OUT]
342
–
Control
[CTRL]
343
G18
SDRAM_DQ[28]
[IN/OUT]
344
–
Control
[CTRL]
345
H17
SDRAM_DQ[29]
[IN/OUT]
346
–
Control
[CTRL]
347
F20
SDRAM_DQ[31]
[IN/OUT]
Table 17.2
Boundary Scan Chain Cells (Cont.)
Cell
Pin
Name
Type