LSI Logic Confidential
18-62
Specifications
Copyright © 2001, 2002 by LSI Logic Corporation. All rights reserved.
V7
H_DATA[21]
M_A[22]
3.3/5
3.3
I/O
O
V8
H_DATA[17]
M_A[2]
3.3/5
3.3
I/O
O
V9
H_WAIT
M_WAIT
3.3
3.3/5
3-st O
I
V10
H_DATA[12]
M_A[18]/M_D[12]
3.3/5
I/O
V11
H_DATA[13]
M_A[19]/M_D[13]
3.3/5
I/O
V12
H_DATA[10]
M_A[16]/M_D[10]
3.3/5
I/O
V13
H_DATA[7]
M_A[13]/M_D[7]
3.3/5
I/O
V14
H_DATA[3]
M_A[9]/M_D[3]
3.3/5
I/O
V15
H_DMAREQ
M_UWE/UDS
3.3
O
V16
SIO_SPI_CS[2]
M_A[22]
3.3
O
V17
SIO_UART1_CTS
M_RD/WR
3.3
I
O
V18
SIO_SPI_CS[1]
M_A[23]
3.3
O
V19
SIO_SCL
3.3/5
I/O
V20
SIO_UART1_RTS
M_A[3]
3.3
O
W1
ATAPI_DMARQ
SD_ERROR
3.3/5
I
W2
ATAPI_INTRQ
SD_ACK
3.3/5
I
W3
ATAPI_ADDR[0]
SBP_FRAME
3.3
3.3/5
O
I/O
Table 18.34 DMN-8600 Pin List (Cont.)
Number
Pin Name
Voltage
1
I/O Type