LSI Logic Confidential
SIO Register Descriptions
15-97
Copyright © 2001, 2002 by LSI Logic Corporation. All rights reserved.
UART1 DMA Transmit Status Register (UART1_TX_STATUS_REG_ADDR)
UART2 DMA Transmit Status Register (UART2_TX_STATUS_REG_ADDR)
Offset = 0xBE0144 / 0xBE01C4
Read/Write
Default = 0x0000 0000
FLSTS
FIFO Flush Status
19
1 = Flushing of a particular DMA channel is complete.
Software must reset FLSTS by writing 0.
FLVLB
FIFO B Byte Count
18:10
This field shows the number of bytes currently held in
FIFO B.
FLVLA
FIFO A Byte Count
9:1
This field shows the number of bytes currently held in
FIFO A.
CHST
DMA Channel Status
0
1 = The DMA transfer operation has finished. CHST can
be cleared by writing 1 to it.
UART1 DMA Transmit Address Pointer1 Register (UART1_TX_ADDR_PTR1_ADDR)
UART2 DMA Transmit Address Pointer1 Register (UART2_TX_ADDR_PTR1_ADDR)
Offset = 0xBE0148 / 0xBE01C8
Read/Write
Default = 0x0000 0000
31
20
19
18
16
RSVD
FLSTS
FLVLB
15
10
9
1
0
FLVLB
FLVLA
CHST
31
28
27
16
RSVD
ADDR_PTR1
15
0
ADDR_PTR1