LSI Logic Confidential
Pin Description
18-63
Copyright © 2001, 2002 by LSI Logic Corporation. All rights reserved.
W4
H_DATA[31]
M_CS[5]
3.3/5
I/O
W5
H_DATA[28]
M_CS[2]
3.3/5
3.3
I/O
O
W6
H_DATA[22]
M_A[23]
3.3/5
3.3
I/O
O
W7
H_DATA[20]
M_A[5]
3.3/5
3.3
I/O
O
W8
H_DATA[16]
M_A[1]
3.3/5
3.3
I/O
O
W9
H_ADDR[2]
M_GPIO[3]
3.3/5
3.3/5
I
I/O
W10
H_ADDR[1]
M_GPIO[2]
3.3/5
3.3/5
I
I/O
W11
H_DATA[9]
M_A[15]/M_D[9]
3.3/5
I/O
W12
H_DATA[6]
M_A[12]/M_D[6]
3.3/5
I/O
W13
H_DATA[2]
M_A[8]/M_D[2]
3.3/5
I/O
W14
H_DATA[1]
M_A[7]/M_D[1]
3.3/5
I/O
W15
H_DATA[0]
M_A[6]/M_D[0]
3.3/5
I/O
W16
H_RST
M_RST
3.3/5
I
W17
SIO_IRTX2
M_OE
3.3
O
W18
SIO_SPI_CS[3]
M_A[5]
3.3
O
W19
SIO_UART1_RX
M_CS[0]
3.3
I
O
W20
SIO_UART2_RX
3.3/5
I
Table 18.34 DMN-8600 Pin List (Cont.)
Number
Pin Name
Voltage
1
I/O Type