
4-37
BUS PROTOCOL
4.6.2.5.
RELAXED DBSY# DEASSERTION
DBSY# may be left asserted beyond the last DRDY# assertion. The data bus is released one
clock after DBSY# is deasserted, as shown in Figure 4-22. This figure also shows how the re-
sponse for transaction 2 may be driven even though DBSY is still active for the Data Phase of
transaction 1 because transaction 2 does not require the data bus. Because agent 1 deasserts
DBSY# in T13 and it is sampled inactive by the other agents in T14, DBSY# and data are driven
for transaction 3 in T15.
Figure 4-21. Full Speed Read Partial Transactions
CLK
ADS#
2
1
4
3
8
7
6
5
{REQUEST}
DBSY#
D[63:0]#
DRDY#
HITM#
TRDY#
RS[2:0]#
10
9
12
11
16
15
14
13
A
A
AAAAAA
A
AA
AAAAAA
AA
A
AAAAAA
A
A
AAA
A
AA
AAAA
A
A
AAA
A
A
AAAA
A
AA
AAAAAA
AA
A
AAAAAA
A
A
AAAAAA
A
A
AAA
A
A
AAAA
1
1
A
A
AAA
A
A
AAA
A
A
AAA
AA
A
AAAA
AA
A
AAA
A
A
AAA
A
A
AAA
2
3
4
5
6
AA
A
AAA
AA
A
AAAA
A
AA
AAA
A
A
AAA
A
A
AAAAAA
A
A
AAAAAA
AA
A
AAAAAA
AA
A
AAA
2
3
4
1
2
3
4
5
6
1
2
3
4
1
2
3
4
Summary of Contents for Pentium Pro Family
Page 17: ...1 Component Introduction ...
Page 26: ...2 Pentium Pro Processor Architecture Overview ...
Page 27: ......
Page 36: ...3 Bus Overview ...
Page 62: ...4 Bus Protocol ...
Page 105: ...5 Bus Transactions and Operations ...
Page 126: ...6 Range Registers ...
Page 131: ...7 Cache Protocol ...
Page 135: ...8 Data Integrity ...
Page 148: ...9 Configuration ...
Page 161: ...10 Pentium Pro Processor Test Access Port TAP ...
Page 172: ...11 Electrical Specifications ...
Page 201: ...12 GTL Interface Specification ...
Page 229: ...13 3 3V Tolerant Signal Quality Specifications ...
Page 233: ...14 Thermal Specifications ...
Page 239: ...15 Mechanical Specifications ...
Page 241: ...15 2 MECHANICAL SPECIFICATIONS s Figure 15 1 Package Dimensions Bottom View ...
Page 252: ...16 Tools ...
Page 260: ...16 8 TOOLS Figure 16 4 Generic MP System Layout for Debug Port Connection ...
Page 264: ...17 OverDrive Processor Socket Specification ...
Page 290: ...A Signals Reference ...
Page 320: ...Index ...
Page 328: ......