
5-9
BUS TRANSACTIONS AND OPERATIONS
5.2.3.5.
BRANCH TRACE MESSAGE
Branch Trace Messages produce 64 bits of data. If execution tracing is enabled, an agent issues
a Branch Trace Message transaction for branches taken. The address Aa[35:3]# is reserved and
can be driven to any value. D[63:32]# contain the linear address of the target. D[31:0]# contain
either the address of the first byte of the branch instruction or the address of the instruction im-
mediately following the branch. If the instruction does not complete normally, then D[31:0]#
will contain the address of the branch instruction itself. If the instruction completes normally,
then D[31:0]# will contain the address of the instruction immediately following the branch. The
BE[7:0]# field reflects that data will be valid on all bytes of the data bus. It is the responsibility
of the Central Agent to assert TRDY# and the response for this transaction. If a different agent
is responsible for storage, it must capture the data from the bus.
5.2.3.6.
SPECIAL TRANSACTIONS
These transactions are used to indicate to the system some rare events. The address Aa[35:3]#
is undefined and can be driven to any value.
REQa[0]#
REQb[1:0]#
Ab[15:8]#
1
0
0
FF
REQa[0]#
REQb[1:0]#
Ab[15:8]#
0
0
1
00-07
Special Transaction
Ab[15:8]#
NOP
0000 0000
Shutdown
0000 0001
Flush
0000 0010
Halt
0000 0011
Sync
0000 0100
Flush Acknowledge
0000 0101
Stop Clock Acknowledge
0000 0110
SMI Acknowledge
0000 0111
Reserved
all others
Summary of Contents for Pentium Pro Family
Page 17: ...1 Component Introduction ...
Page 26: ...2 Pentium Pro Processor Architecture Overview ...
Page 27: ......
Page 36: ...3 Bus Overview ...
Page 62: ...4 Bus Protocol ...
Page 105: ...5 Bus Transactions and Operations ...
Page 126: ...6 Range Registers ...
Page 131: ...7 Cache Protocol ...
Page 135: ...8 Data Integrity ...
Page 148: ...9 Configuration ...
Page 161: ...10 Pentium Pro Processor Test Access Port TAP ...
Page 172: ...11 Electrical Specifications ...
Page 201: ...12 GTL Interface Specification ...
Page 229: ...13 3 3V Tolerant Signal Quality Specifications ...
Page 233: ...14 Thermal Specifications ...
Page 239: ...15 Mechanical Specifications ...
Page 241: ...15 2 MECHANICAL SPECIFICATIONS s Figure 15 1 Package Dimensions Bottom View ...
Page 252: ...16 Tools ...
Page 260: ...16 8 TOOLS Figure 16 4 Generic MP System Layout for Debug Port Connection ...
Page 264: ...17 OverDrive Processor Socket Specification ...
Page 290: ...A Signals Reference ...
Page 320: ...Index ...
Page 328: ......