
12-26
GTL+ INTERFACE SPECIFICATION
12.4.1.
Ref8N HSPICE Netlist
$REF8N, Rev 1.1
Vpu vpu GND DC(vtt)
rterm PU1 vpu (R=42)$ Pull-up termination resistance
crterm PU1 vpu 2PF $ Pull-up termination capacitance
TPU PU1 0 line1 0 Z0=72 TD=.075NS$ PCB link terminator to load 1
X1 line1 load1 socket$ Socket model
T1 load1 0 load1a 0 Z0=42 TD=230PS $ CPU package model
T2 load1a 0 CPU_1 0 Z0=200 TD=8.5PS$ Bondwire
CCPU_1 CPU_1 0 4PF $ CPU input capacitance
T3 line1 0 line2 0 Z0=72 TD=568PS$ PCB trace between packages
x2 line2 load2 socket$ Socket model
T4 load2 0 load2a 0 Z0=42 TD= 230ps$ CPU worst case package
T5 load2a 0 p6_2 0 Z0=200 TD=8.5ps $ Bondwire
CCPU_2 p6_2 0 4pf $ CPU input capacitance
T6 line2 0 line3 0 Z0=72 TD=568ps$ PCB trace between packages
T7 line3 0 load3 0 Z0=50 TD=50ps $ PCB trace from via to landing pad
T8 load3 0 asic_1 0 Z0=75 TD=180PS $ ASIC package
CASIC_1 asic_1 0 6.5PF$ ASIC input capacitance (die C)
T9 line3 0 line4 0 Z0=72 TD=403PS$ PCB trace between packages
T10 line4 0 load4 0 Z0=50 TD=50PS$ PCB trace from via to landing pad
T11 load4 0 asic_2 0 Z0=75 TD=180PS$ ASIC package
CASIC_2 asic_2 0 6.5PF$ ASIC input capacitance (die C)
T12 line4 0 line5 0 Z0=72 TD=403PS$ PCB trace between packages
T13 line5 0 load5 0 Z0=50 TD=50PS$ PCB trace from via to landing pad
T14 load5 0 asic_3 0 Z0=75 TD=180PS$ Replace these 2 lines
CASIC_3 asic_3 0 6.5PF$ with the equivalent model
$ for your package. (This model
$ should include the package
$ pin, package trace, bond wire and
$ any die capacitance that is not
$ already included in your driver
$ model.)
Summary of Contents for Pentium Pro Family
Page 17: ...1 Component Introduction ...
Page 26: ...2 Pentium Pro Processor Architecture Overview ...
Page 27: ......
Page 36: ...3 Bus Overview ...
Page 62: ...4 Bus Protocol ...
Page 105: ...5 Bus Transactions and Operations ...
Page 126: ...6 Range Registers ...
Page 131: ...7 Cache Protocol ...
Page 135: ...8 Data Integrity ...
Page 148: ...9 Configuration ...
Page 161: ...10 Pentium Pro Processor Test Access Port TAP ...
Page 172: ...11 Electrical Specifications ...
Page 201: ...12 GTL Interface Specification ...
Page 229: ...13 3 3V Tolerant Signal Quality Specifications ...
Page 233: ...14 Thermal Specifications ...
Page 239: ...15 Mechanical Specifications ...
Page 241: ...15 2 MECHANICAL SPECIFICATIONS s Figure 15 1 Package Dimensions Bottom View ...
Page 252: ...16 Tools ...
Page 260: ...16 8 TOOLS Figure 16 4 Generic MP System Layout for Debug Port Connection ...
Page 264: ...17 OverDrive Processor Socket Specification ...
Page 290: ...A Signals Reference ...
Page 320: ...Index ...
Page 328: ......