IDT Configuration Registers
PES24N3A User Manual
9 - 6
April 10, 2008
Notes
0x30C
Dword
P0_PWRBDV3
PWRBDV[0..7] - Power Budgeting Data Value [0..7] (0x300) on
page 9-50
0x310
Dword
P0_PWRBDV4
PWRBDV[0..7] - Power Budgeting Data Value [0..7] (0x300) on
page 9-50
0x314
Dword
P0_PWRBDV5
PWRBDV[0..7] - Power Budgeting Data Value [0..7] (0x300) on
page 9-50
0x318
Dword
P0_PWRBDV6
PWRBDV[0..7] - Power Budgeting Data Value [0..7] (0x300) on
page 9-50
0x31C
Dword
P0_PWRBDV7
PWRBDV[0..7] - Power Budgeting Data Value [0..7] (0x300) on
page 9-50
0x400
DWord
SWSTS
SWSTS - Switch Status (0x400) on page 9-50
0x404
DWord
SWCTL
SWCTL - Switch Control (0x404) on page 9-51
0x408
DWord
HPCFGCTL
HPCFGCTL - Hot-Plug Configuration Control (0x408) on page 9-
52
0x40C
DWord
GPR
GPR - General Purpose Register (0x40C) on page 9-53
0x418
DWord
GPIOFUNC
GPIOFUNC - General Purpose I/O Control Function (0x418) on
page 9-54
0x41C
DWord
GPIOCFG
GPIOCFG - General Purpose I/O Configuration (0x41C) on page
9-54
0x420
DWord
GPIOD
GPIOD - General Purpose I/O Data (0x420) on page 9-54
0x424
DWord
SMBUSSTS
SMBUSSTS - SMBus Status (0x424) on page 9-54
0x428
DWord
SMBUSCTL
SMBUSCTL - SMBus Control (0x428) on page 9-55
0x42C
DWord
EEPROMINTF
EEPROMINTF - Serial EEPROM Interface (0x42C) on page 9-56
0x430
DWord
IOEXPINTF
IOEXPINTF - I/O Expander Interface (0x430) on page 9-57
0x434
DWord
IOEXPADDR0
IOEXPADDR0 - SMBus I/O Expander Address 0 (0x434) on page
9-58
0x438
DWord
IOEXPADDR1
IOEXPADDR1 - SMBus I/O Expander Address 1 (0x438) on page
9-58
0x450
DWord
GPECTL
GPECTL - General Purpose Event Control (0x450) on page 9-58
0x454
DWord
GPESTS
GPESTS - General Purpose Event Status (0x454) on page 9-59
0x458
DWord
UARBTC
UARBTC - U-Bus Arbiter Transfer Count (0x458) on page 9-59
0x45C
DWord
UARBCTC
UARBCTC - U-Bus Arbiter Current Transfer Count (0x45C) on
page 9-60
0x460
DWord
DARBTC
DARBTC - D-Bus Arbiter Transfer Count (0x460) on page 9-60
0x464
DWord
DARBCTC
DARBCTC - D-Bus Arbiter Current Transfer Count (0x464) on
page 9-60
0x4A8
DWord
SWTSCNTCTL
SWTSCNTCTL - Switch Time-Stamp Counter Control (0x4A8) on
page 9-61
0x740
Dword
P0_SWPECTL
SWPECTL - Switch Parity Error Control (0x740) on page 9-61
0x744
Dword
P0_SWPESTS
SWPESTS - Switch Parity Error Status (0x744) on page 9-61
Cfg.
Offset
Size
Register
Mnemonic
Register Definition
Table 9.2 Upstream Port 0 Configuration Space Registers (Part 4 of 5)
Summary of Contents for 89HPES24N3A
Page 10: ...IDT Table of Contents PES24N3A User Manual iv April 10 2008 Notes...
Page 12: ...IDT List of Tables PES24N3A User Manual vi April 10 2008 Notes...
Page 14: ...IDT List of Figures PES24N3A User Manual viii April 10 2008 Notes...
Page 18: ...IDT Register List PES24N3A User Manual xii April 10 2008 Notes...
Page 64: ...IDT Link Operation PES24N3A User Manual 4 8 April 10 2008 Notes...
Page 88: ...IDT Power Management PES24N3A User Manual 7 4 April 10 2008 Notes...
Page 160: ...IDT Configuration Registers PES24N3A User Manual 9 66 April 10 2008 Notes...