
GR716-DS-UM, May 2019, Version 1.29
95
www.cobham.com/gaisler
GR716
Table 81.
0x08 - PLLREF - Select reference for PLL clock
31
24 23
16 15
10
9
8
7
0
RESERVED
Not used
RESERVED
SEL
Not used
0x0
0x0
0x0
0*
0
r
rw
r
rw
r
31: 24
RESERVED
23: 16
Not used
15: 10
RESERVED
9: 8
PLL Reference Clock (SEL) - Select SpaceWire reference clock
0x0 - Clock source from external signal SYS_CLK
0x1 - Clock source from external signal SPW_CLK
All other values will result in the external signal SYS_CLK to be used as reference
* This register can be changed after reset due to bootstrap pins
7: 0
Not used
Table 82.
0x0C - SPWREF - Select reference for SpaceWire clock
31
24 23
16 15
10
9
8
7
0
RESERVED
DUTY
RESERVED
SEL
DIV
0x0
0x0
0x0
0*
0
r
rw
r
rw
rw
31: 24
RESERVED
23: 16
DUTY cycle for generated clock frequency - The duty cycle bitfield specifies how many of the total clock cycles
specified in the DIV bitfield the generated clock shall be high. IF this register is set to 0x0 the duty cycle will be
set to clock cycles defined in DIV and the clock period to 2xDIV.
15: 10
RESERVED