
GR716-DS-UM, May 2019, Version 1.29
403
www.cobham.com/gaisler
GR716
40.3
Registers
The core is controlled through registers mapped into APB address space.
Table 528.
Interrupt Controller registers
APB address offset
Register
0x80002000
0x80002004
0x80002008
0x8000200C
0x80002010
Status register
0x80002014
Reserved
0x80002018
Error Mode status register
0x8000201C
0x80002020
Reserved
0x80002024
Reserved
0x80002028
Reserved
0x8000202C
Reserved
0x80002030
Reserved
0x80002034
Extended Interrupt Clear Register
0x80002038
Reserved
0x8000203C
Reserved
0x80002040
Processor interrupt mask register
0x80002080
Processor interrupt force register
0x800020C0
Processor extended interrupt acknowledge register
0x80002100
Interrupt timestamp 0 counter register
0x80002104
Interrupt timestamp 0 control register
0x80002108
Interrupt assertion timestamp 0 register
0x8000210C
Interrupt acknowledge timestamp 0 register
0x80002110
Interrupt timestamp 1 counter register (mirrored in each set)
0x80002114
1
control register
0x80002118
register
0x8000211C
Interrupt acknowledge timestamp
register
0x80002120
Interrupt timestamp 2 counter register (mirrored in each set)
0x80002124
2
control register
0x80002128
register
0x8000212C
Interrupt acknowledge timestamp
register
0x80002130
Interrupt timestamp 3 counter register (mirrored in each set)
0x80002134
3
control register
0x80002138
register
0x8000213C
Interrupt acknowledge timestamp
register
0x80002200
Processor boot address register
0x80 0x4 *
m
Interrupt map register
m
* Number of interrupts in LEON3FT microcontroller is 64 hence
m
is 16