
GR716-DS-UM, May 2019, Version 1.29
85
www.cobham.com/gaisler
GR716
17: 16
SpaceWire Loop-back control (SPW) - Control of SpaceWire loop-back production test.
Bit #17 - Enable internal loop-back for SpaceWire PHY 0 (LVDS)
Bit #16 - Enable internal loop-back for SpaceWire PHY 1 (CMOS)
Internal loop-back means that the ports internal data and strobe signals are not mapped to the corresponding
external SpaceWire I/O pins. They are instead routed back to the port internally (transmit data to receive data,
transmit strobe to receive strobe).
15
LVDS External Loop (LL) - Enable LVDS external loop-back.
External loop-back means that the external LVDS I/O pins are not routed to the corresponding port. Instead they
are routed back out on the external pins (LVDS_RXp/n to LVDS_TXp/n). Enable of external loop-back forces
the LVDS receiver and transmitter to be enabled.
LVDS external loop-back mode enables external test of voltage input and low level detection.
14: 13
SpaceWire External Loop (LS) - SpaceWire external loop-back
0x0 - Normal operation
0x1 - External loop-back mode routed back via rising edge clocked flip-flops
0x2 - External loop-back mode routed back via falling edge clocked flip-flops
0x3 - External loop-back mode routed back via rising or falling edge clocked flip-flops
SpaceWire External loop-back means that the external SpaceWire I/O pins are routed via SpaceWire-Phy to the
corresponding port. Pins are routed back via SpaceWire-Phy out on the external pins (SPW_RXDp/n to
SPW_TXDp/n and SPW_RXSp/n to SPW_TXSp/n).
Test option 0x1 and 0x2 are used for setup and hold measurements for respective clock edge. Test option 0x3 is
used for minimum pulse width detection.
12
Locken (LE) - Support Locked transfers in SCRUBBER.
11
Force Scrubber (FS) - Force Scrubber to function as AHBSTAT unit on main AMBA bus.
10: 9
Interrupt test protection bits (PROT) - Protection and generation of interrupt test for specified interrupt source.
The protection bits needs to be toggled in-order to generate a test interrupt i.e.both PROT bits needs to be read
and bitwise inverted before written back to the PROT bit-field to generate a interrupt.
8:3
Interrupt source (IRQ) - An event will be generated on the interrupt source
2
MIL-1553B reset disable (MR) - Disable reset signal from MIL-1553B core
1
Override watchdog error generation (WE) - Disables reset request. To be used during debug of the system
0
Override error generation (EE) - Disables reset generation when processor error is detected. To be used during
debug of the system
Table 66.
0x8000E000 - SYS.CFG.SCFG - Interrupt test configuration register