
GR716-DS-UM, May 2019, Version 1.29
209
www.cobham.com/gaisler
GR716
A write access to the register initiates an analogue to digital conversion, provided that no other ADC
or DAC conversion is ongoing (otherwise the request is rejected).
A read access that occurs before an ADC conversion has been completed returns the result from a pre-
vious conversion.
Note that any data can be written and that it cannot be read back, since not relevant to the initiation of
the conversion.
Note that only the part of ADI.Din[15:0] that is specified by means of bit ADCONF.ADCDW is used
by the ADC. The rest of the bits are read as zeros.
24.3.4 DAC Data Output Register [ADOUT] R/W
Table 227.
DAC Data Output Register
15-0:
DACOUT DAC output data
ADO.Dout[15:0]
A write access to the register initiates a digital to analogue conversion, provided that no other DAC or
ADC conversion is ongoing (otherwise the request is rejected).
Note that only the part of ADO.Dout[15:0] that is specified by means of ADCONF.DACDW is driven
by the DAC. The rest of the bits are not driven by the DAC during a conversion.
Note that only the part of ADO.Dout[15:0] which is specified by means of ADCONF.DACDW can be
read back, whilst the rest of the bits are read as zeros.
24.3.5 Address Input Register [ADAIN] R
Table 228.
Address Input Register
7-0:
AIN
Input address
ADI.Ain[7:0]
All bits are cleared to 0 at reset.
24.3.6 Address Output Register [ADAOUT] R
Table 229.
Address Output Register
/W
7-0:
AOUT
Output address
ADO.Aout[7:0]
All bits are cleared to 0 at reset.
24.3.7 Address Direction Register [ADADIR] R
Table 230.
Address Direction Register
/W
7-0:
ADIR
Direction:
ADO.Aout[7:0]
31
16
15
0
DACOUT
31
8
7
0
AIN
31
8
7
0
AOUT
31
8
7
0
ADIR