
GR716-DS-UM, May 2019, Version 1.29
331
www.cobham.com/gaisler
GR716
8
RX AHB error (RA) - An error response was detected on the AHB bus while this receive DMA
channel was accessing the bus.
7
TX AHB error (TA) - An error response was detected on the AHB bus while this transmit DMA
channel was accessing the bus.
6
Packet received (PR) - This bit is set each time a packet has been received.
5
Packet sent (PS) - This bit is set each time a packet has been sent.
4
AHB error interrupt (AI) - If set, an interrupt will be generated each time an AHB error occurs when
this DMA channel is accessing the bus.
3
Receive interrupt (RI) - If set, an interrupt will be generated when a packet is received, if the inter-
rupt enable (IE) bit in the corresponding receive descriptor is set as well. This happens both if the
packet is terminated by an EEP or EOP.
2
Transmit interrupt (TI) - If set, an interrupt will be generated when a packet is transmitted, if the
interrupt enable (IE) bit in the corresponding transmit descriptor is set as well. The interrupt is gener-
ated regardless of whether the transmission was successful or not.
1
Receiver enable (RE) - Set to one when packets are allowed to be received to this channel.
0
Transmitter enable (TE) - Enables the transmitter for the corresponding DMA channel. Setting this
bit to 1 will cause the SW-node to read a new descriptor and try to transmit the packet it points to.
Note that it is only possible to set this bit to 1 if the TL bit is 0. This bit is automatically cleared when
the SW-node encounters a descriptor which is disabled, or if a link error occurs during the transmis-
sion of a packet, and the LE bit is set.
Table 407.
0x20 - DMACTRL - DMA control/status