AT32WB415
Series Reference Manual
2022.04.13
Page 54
Ver 2.00
Bit 1
LEXTSTBLF
0x0
ro
LEXT stable flag
Set by hardware.
0: LEXT is not ready.
1: LEXT is ready.
Bit 0
LICKSTBLF
0x0
ro
LICK stable interrupt flag
Set by hardware.
0: LICK is not ready.
1: LICK is ready.
4.3.4
APB2 peripheral reset register (CRM_APB2RST)
Access: 0 wait state, accessible by words, half-words and bytes.
Bit
Name
Reset value
Type
Description
Bit 31: 22 Reserved
0x000
resd
Kept at its default value.
Bit 21
Reserved
0x0
resd
TMR17 reset
0: Does not reset TMR17
1: Reset TMR17
Bit 20
TMR10ST
0x0
rw
TMR10 set
0: Does not reset TMR16
1: Reset TMR16
Bit 19
TMR9ST
0x0
rw
TMR9reset
0: Does not reset TMR15
1: Reset TMR15
Bit 18: 15 Reserved
0x0
resd
Kept at its default value.
Bit 14
USART1RST
0x0
rw
USART1 reset
0: Does not reset USART1
1: Reset USART1
Bit 13
Reserved
0x0
resd
Kept at its default value.
Bit 12
Reserved
0x0
resd
Kept at its default value.
Bit 11
TMR1RST
0x0
rw
TMR1 reset
0: Does not reset TMR1
1: Reset TMR1
Bit 10
Reserved
0x0
resd
Kept at its default value.
Bit 9
ADC1RST
0x0
rw
ADC1 reset
0: Does not reset ADC1
1: Reset ADC1
Bit 8
Reserved
0x0
resd
Kept at its default value.
Bit 7
GPIOFRST
0x0
rw
GPIOF reset
0: Does not reset GPIOF
1: Reset GPIOF
Bit 6
Reserved
0x0
resd
Kept at its default value.
Bit 5
GPIODRST
0x0
rw
GPIOD reset
0: Does not reset GPIOD
1: Reset GPIOD
Bit 4
GPIOCRST
0x0
rw
GPIOC reset
0: Does not reset GPIOC
1: Reset GPIOC
Bit 3
GPIOBRST
0x0
rw
GPIOB reset
0: Does not reset GPIOB
1: Reset GPIOB
Bit 2
GPIOARST
0x0
rw
GPIOA reset
0: Does not reset GPIOA
1: Reset GPIOA
Bit 1
EXINTRST
0x0
rw
EXINT reset
0: Does not reset EXINT
1: Reset EXINT
Bit 0
IOMUXRST
0
rw
IOMUX reset
0: Does not reset IOMUX
1: Reset IOMUX