AT32WB415
Series Reference Manual
2022.04.13
Page 248
Ver 2.00
17.4.18 ERTC alarm clock A subsecond register (ERTC_ ALASBS)
Bit
Register
Reset value
Type
Description
Bit 31: 28 Reserved
0x0
resd
Kept at its default value
Bit 27: 24 SBSMSK
0x0
rw
Sub-second mask
0: No comparison. Alarm A doesn’t care about subseconds.
1: SBS[0] is compared
2: SBS[1: 0] are compared
3: SBS[2: 0] are compared
...
14: SBS[13: 0] are compared
15: SBS[14: 0] are compared
Bit 23: 15 Reserved
0x000
rw
Kept at its default value
Bit 14: 0 SBS
0x0000
rw
Sub-second value
17.4.19 ERTC alarm clock B subsecond register (ERTC_ALB SBS)
Bit
Register
Reset value
Type
Description
Bit 31: 28 Reserved
0x0
resd
Kept at its default value
Bit 27: 24 SBSMSK
0x0
rw
Sub-second mask
0: No comparison. Alarm B doesn’t care about subseconds.
1: SBS[0] is compared
2: SBS[1: 0] are compared
3: SBS[2: 0] are compared
...
14: SBS[13: 0] are compared
15: SBS[14: 0] are compared
Bit 23: 15 Reserved
0x000
rw
Kept at its default value
Bit 14: 0 SBS
0x0000
rw
Sub-second value
17.4.20 ERTC battery powered domain data register
(ERTC_BPRx)
Bit
Register
Reset value
Type
Description
Bit 31: 0 DT
0x0000 0000 rw
Battery powered domain data
BPR_DTx registers are powered on by V
BAT
so that thye are
not reset by a system reset. They are reset on a tamper
event or when a battery powered domain is reset.